一种新型SAR快锁数字锁相环:SPICE建模与仿真

M. Wagdy, Robin Sur
{"title":"一种新型SAR快锁数字锁相环:SPICE建模与仿真","authors":"M. Wagdy, Robin Sur","doi":"10.1109/ITNG.2012.108","DOIUrl":null,"url":null,"abstract":"A novel fast-locking DPLL based on the Successive-Approximation Register (SAR) is presented and modeled using SPICE. The DPLL has two distinct stages of operation: 1) A coarse-tuning stage which employs frequency tracking to bring the VCO and reference frequencies close to each other and 2) a fine tuning stage which uses conventional phase tracking to achieve a complete lock. The coarse-tuning stage consists of a frequency comparator, a SAR, and a D/A converter (DAC). The architecture of the SAR DPLL has been designed and simulated in 250nm SPICE. The fast-locking DPLL was found to be 1.5 to 3 times faster than the conventional DPLL.","PeriodicalId":117236,"journal":{"name":"2012 Ninth International Conference on Information Technology - New Generations","volume":"792 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A Novel SAR Fast-Locking Digital PLL: SPICE Modeling and Simulations\",\"authors\":\"M. Wagdy, Robin Sur\",\"doi\":\"10.1109/ITNG.2012.108\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel fast-locking DPLL based on the Successive-Approximation Register (SAR) is presented and modeled using SPICE. The DPLL has two distinct stages of operation: 1) A coarse-tuning stage which employs frequency tracking to bring the VCO and reference frequencies close to each other and 2) a fine tuning stage which uses conventional phase tracking to achieve a complete lock. The coarse-tuning stage consists of a frequency comparator, a SAR, and a D/A converter (DAC). The architecture of the SAR DPLL has been designed and simulated in 250nm SPICE. The fast-locking DPLL was found to be 1.5 to 3 times faster than the conventional DPLL.\",\"PeriodicalId\":117236,\"journal\":{\"name\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"volume\":\"792 \",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITNG.2012.108\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Ninth International Conference on Information Technology - New Generations","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITNG.2012.108","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

提出了一种新的基于逐次逼近寄存器(SAR)的快速锁相环,并用SPICE对其进行了建模。DPLL有两个不同的操作阶段:1)粗调谐阶段,采用频率跟踪使VCO和参考频率彼此接近,2)微调阶段,使用常规相位跟踪实现完全锁定。粗调谐阶段由频率比较器、SAR和D/ a转换器(DAC)组成。设计了SAR DPLL的结构,并在250nm SPICE中进行了仿真。快速锁定DPLL的速度是传统DPLL的1.5 ~ 3倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Novel SAR Fast-Locking Digital PLL: SPICE Modeling and Simulations
A novel fast-locking DPLL based on the Successive-Approximation Register (SAR) is presented and modeled using SPICE. The DPLL has two distinct stages of operation: 1) A coarse-tuning stage which employs frequency tracking to bring the VCO and reference frequencies close to each other and 2) a fine tuning stage which uses conventional phase tracking to achieve a complete lock. The coarse-tuning stage consists of a frequency comparator, a SAR, and a D/A converter (DAC). The architecture of the SAR DPLL has been designed and simulated in 250nm SPICE. The fast-locking DPLL was found to be 1.5 to 3 times faster than the conventional DPLL.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信