C. Chang, Ching-Yuan Yang, Yu Lee, Jun-Hong Weng, N. Cheng
{"title":"3.4mW 2.3- 2.7 ghz频率合成器,0.18µm CMOS","authors":"C. Chang, Ching-Yuan Yang, Yu Lee, Jun-Hong Weng, N. Cheng","doi":"10.1109/ESSCIRC.2013.6649070","DOIUrl":null,"url":null,"abstract":"Constructed from a current reused architecture for low power consumption, a cascode topology of an LC VCO and a divide-by-4 prescaler is used in a PLL. In the prescaler, the first-stage divide-by-2 divider is an injection locking circuit used to frequency lock to an incident signal to perform frequency division. The next-stage divide-by-2 divider uses the conventional D-type filpflop with optimizing the threshold voltage to lower the operating voltage. Implemented with 1.8-V 0.18-μm CMOS, the PLL provides the phase noise of -121.67 dBc/Hz at 1-MHz offset and consumes 3.4 mW at 2.4 GHz.","PeriodicalId":183620,"journal":{"name":"2013 Proceedings of the ESSCIRC (ESSCIRC)","volume":"132 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-31","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 3.4mW 2.3-to-2.7GHz frequency synthesizer in 0.18-µm CMOS\",\"authors\":\"C. Chang, Ching-Yuan Yang, Yu Lee, Jun-Hong Weng, N. Cheng\",\"doi\":\"10.1109/ESSCIRC.2013.6649070\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Constructed from a current reused architecture for low power consumption, a cascode topology of an LC VCO and a divide-by-4 prescaler is used in a PLL. In the prescaler, the first-stage divide-by-2 divider is an injection locking circuit used to frequency lock to an incident signal to perform frequency division. The next-stage divide-by-2 divider uses the conventional D-type filpflop with optimizing the threshold voltage to lower the operating voltage. Implemented with 1.8-V 0.18-μm CMOS, the PLL provides the phase noise of -121.67 dBc/Hz at 1-MHz offset and consumes 3.4 mW at 2.4 GHz.\",\"PeriodicalId\":183620,\"journal\":{\"name\":\"2013 Proceedings of the ESSCIRC (ESSCIRC)\",\"volume\":\"132 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-31\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Proceedings of the ESSCIRC (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2013.6649070\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Proceedings of the ESSCIRC (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2013.6649070","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
基于当前复用的低功耗架构,在锁相环中使用LC压控振荡器的级联编码拓扑和除以4的预分频器。在预分频器中,第一级除以2分频器是注入锁定电路,用于对事件信号进行频率锁定以执行分频。下一阶段的除以2分频器使用传统的d型触发器,优化阈值电压以降低工作电压。该锁相环采用1.8 v 0.18 μm CMOS实现,在1 mhz偏移时相位噪声为-121.67 dBc/Hz,在2.4 GHz时功耗为3.4 mW。
A 3.4mW 2.3-to-2.7GHz frequency synthesizer in 0.18-µm CMOS
Constructed from a current reused architecture for low power consumption, a cascode topology of an LC VCO and a divide-by-4 prescaler is used in a PLL. In the prescaler, the first-stage divide-by-2 divider is an injection locking circuit used to frequency lock to an incident signal to perform frequency division. The next-stage divide-by-2 divider uses the conventional D-type filpflop with optimizing the threshold voltage to lower the operating voltage. Implemented with 1.8-V 0.18-μm CMOS, the PLL provides the phase noise of -121.67 dBc/Hz at 1-MHz offset and consumes 3.4 mW at 2.4 GHz.