Vipul Bhatnagar, Saket Kumar, M. Pandey, S. Pandey
{"title":"片上路由器高效缓冲管理系统的设计与实现","authors":"Vipul Bhatnagar, Saket Kumar, M. Pandey, S. Pandey","doi":"10.1109/SMART50582.2020.9337128","DOIUrl":null,"url":null,"abstract":"The paper presents an efficient first in first out (FIFO) buffer for use in network on chip routers for efficient management of data flow. Further we have designed a heterogeneous router using the efficient FIFO buffer, in which each channel can have a different buffer size. Even the FIFO of a particular channel is full it can borrow more buffer length from neighbouring channels. In this new architecture read and write operations are managed by the FIFO and channel itself, thus reducing the circuitry and making it a high speed router.","PeriodicalId":129946,"journal":{"name":"2020 9th International Conference System Modeling and Advancement in Research Trends (SMART)","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Implementation of an Efficient Buffer Management System for Network on Chip Routers\",\"authors\":\"Vipul Bhatnagar, Saket Kumar, M. Pandey, S. Pandey\",\"doi\":\"10.1109/SMART50582.2020.9337128\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper presents an efficient first in first out (FIFO) buffer for use in network on chip routers for efficient management of data flow. Further we have designed a heterogeneous router using the efficient FIFO buffer, in which each channel can have a different buffer size. Even the FIFO of a particular channel is full it can borrow more buffer length from neighbouring channels. In this new architecture read and write operations are managed by the FIFO and channel itself, thus reducing the circuitry and making it a high speed router.\",\"PeriodicalId\":129946,\"journal\":{\"name\":\"2020 9th International Conference System Modeling and Advancement in Research Trends (SMART)\",\"volume\":\"48 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 9th International Conference System Modeling and Advancement in Research Trends (SMART)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SMART50582.2020.9337128\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 9th International Conference System Modeling and Advancement in Research Trends (SMART)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMART50582.2020.9337128","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and Implementation of an Efficient Buffer Management System for Network on Chip Routers
The paper presents an efficient first in first out (FIFO) buffer for use in network on chip routers for efficient management of data flow. Further we have designed a heterogeneous router using the efficient FIFO buffer, in which each channel can have a different buffer size. Even the FIFO of a particular channel is full it can borrow more buffer length from neighbouring channels. In this new architecture read and write operations are managed by the FIFO and channel itself, thus reducing the circuitry and making it a high speed router.