基于忆阻器的全减法器

Vesapaga Grace Nissi, Sarada Musala, Veerayya J
{"title":"基于忆阻器的全减法器","authors":"Vesapaga Grace Nissi, Sarada Musala, Veerayya J","doi":"10.1109/IC3IOT53935.2022.9767971","DOIUrl":null,"url":null,"abstract":"Extending the use of memristor technology beyond memory to computing has recently received a lot of attention. Memristor-based logic design is a new approach that aims to make computing systems more efficient. In this paper, a one-bit full subtractor is implemented using MAND, MOR, and XOR gates. The proposed circuit's simulation results, which include all of the above gates, have been published. In comparison to a typical circuit, the proposed circuit has less area, delay but has larger power dissipation when compared with CNTFET due to high memristance. The circuit was simulated in cadence virtuoso with the VTEAM memristor model.","PeriodicalId":430809,"journal":{"name":"2022 International Conference on Communication, Computing and Internet of Things (IC3IoT)","volume":"81 3","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-03-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Memristor based full subtractor\",\"authors\":\"Vesapaga Grace Nissi, Sarada Musala, Veerayya J\",\"doi\":\"10.1109/IC3IOT53935.2022.9767971\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Extending the use of memristor technology beyond memory to computing has recently received a lot of attention. Memristor-based logic design is a new approach that aims to make computing systems more efficient. In this paper, a one-bit full subtractor is implemented using MAND, MOR, and XOR gates. The proposed circuit's simulation results, which include all of the above gates, have been published. In comparison to a typical circuit, the proposed circuit has less area, delay but has larger power dissipation when compared with CNTFET due to high memristance. The circuit was simulated in cadence virtuoso with the VTEAM memristor model.\",\"PeriodicalId\":430809,\"journal\":{\"name\":\"2022 International Conference on Communication, Computing and Internet of Things (IC3IoT)\",\"volume\":\"81 3\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-03-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 International Conference on Communication, Computing and Internet of Things (IC3IoT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IC3IOT53935.2022.9767971\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 International Conference on Communication, Computing and Internet of Things (IC3IoT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IC3IOT53935.2022.9767971","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

将忆阻器技术的应用扩展到存储器以外的计算领域最近受到了广泛的关注。基于忆阻器的逻辑设计是一种旨在提高计算系统效率的新方法。在本文中,一个1位全减法器是由MAND、MOR和XOR门实现的。所提出的电路的仿真结果,包括上述所有门,已经发表。与典型电路相比,该电路具有更小的面积和延迟,但由于高忆阻,与CNTFET相比功耗更大。利用VTEAM记忆电阻器模型在cadence virtuso中对电路进行了仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Memristor based full subtractor
Extending the use of memristor technology beyond memory to computing has recently received a lot of attention. Memristor-based logic design is a new approach that aims to make computing systems more efficient. In this paper, a one-bit full subtractor is implemented using MAND, MOR, and XOR gates. The proposed circuit's simulation results, which include all of the above gates, have been published. In comparison to a typical circuit, the proposed circuit has less area, delay but has larger power dissipation when compared with CNTFET due to high memristance. The circuit was simulated in cadence virtuoso with the VTEAM memristor model.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信