不可分离控制器-数据路径电路的假路径识别算法框架

Ateeq-Ur-Rehman Shaheen, F. Hussin, N. H. Hamid
{"title":"不可分离控制器-数据路径电路的假路径识别算法框架","authors":"Ateeq-Ur-Rehman Shaheen, F. Hussin, N. H. Hamid","doi":"10.1109/ICIAS.2016.7824116","DOIUrl":null,"url":null,"abstract":"In order to achieve the less test generation complexity, design-for-testability (DFT) techniques are used which causes untestable paths to be testable. These testable path delays have no effect on circuit performance are called false paths. It has been contended that such false paths should not be detected for test generation to keep off the unnecessary decrease in production. This paper proposes an algorithm framework to deal with these false paths through identification for DFT test. Proposed framework uses an integrated functional RTL circuit, called assignment decision diagram (ADD) which target at structural-level. Identification is done by sensitizing, observability and propagation rules for unified functional RTL circuits. Proposed framework overcomes the limitation of several existing RTL based approaches, such as the need for explicit separation between controller and data path. The effectiveness of the framework algorithm is shown through lemma proof.","PeriodicalId":247287,"journal":{"name":"2016 6th International Conference on Intelligent and Advanced Systems (ICIAS)","volume":"149 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"False path identification algorithm framework for nonseparable controller-data path circuits\",\"authors\":\"Ateeq-Ur-Rehman Shaheen, F. Hussin, N. H. Hamid\",\"doi\":\"10.1109/ICIAS.2016.7824116\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to achieve the less test generation complexity, design-for-testability (DFT) techniques are used which causes untestable paths to be testable. These testable path delays have no effect on circuit performance are called false paths. It has been contended that such false paths should not be detected for test generation to keep off the unnecessary decrease in production. This paper proposes an algorithm framework to deal with these false paths through identification for DFT test. Proposed framework uses an integrated functional RTL circuit, called assignment decision diagram (ADD) which target at structural-level. Identification is done by sensitizing, observability and propagation rules for unified functional RTL circuits. Proposed framework overcomes the limitation of several existing RTL based approaches, such as the need for explicit separation between controller and data path. The effectiveness of the framework algorithm is shown through lemma proof.\",\"PeriodicalId\":247287,\"journal\":{\"name\":\"2016 6th International Conference on Intelligent and Advanced Systems (ICIAS)\",\"volume\":\"149 \",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 6th International Conference on Intelligent and Advanced Systems (ICIAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIAS.2016.7824116\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 6th International Conference on Intelligent and Advanced Systems (ICIAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIAS.2016.7824116","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

为了降低测试生成的复杂性,采用了可测试性设计(DFT)技术,使不可测试路径变为可测试路径。这些对电路性能没有影响的可测试路径延迟被称为假路径。有人认为,这样的错误路径不应该被检测到测试生成,以防止不必要的生产减少。本文提出了一种算法框架,通过对DFT测试的识别来处理这些假路径。该框架采用了一种集成功能的RTL电路,称为分配决策图(ADD),其目标是在结构级。通过对统一功能RTL电路的敏化、可观察性和传播规则进行识别。所提出的框架克服了现有几种基于RTL方法的局限性,如需要明确分离控制器和数据路径。通过引理证明,证明了框架算法的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
False path identification algorithm framework for nonseparable controller-data path circuits
In order to achieve the less test generation complexity, design-for-testability (DFT) techniques are used which causes untestable paths to be testable. These testable path delays have no effect on circuit performance are called false paths. It has been contended that such false paths should not be detected for test generation to keep off the unnecessary decrease in production. This paper proposes an algorithm framework to deal with these false paths through identification for DFT test. Proposed framework uses an integrated functional RTL circuit, called assignment decision diagram (ADD) which target at structural-level. Identification is done by sensitizing, observability and propagation rules for unified functional RTL circuits. Proposed framework overcomes the limitation of several existing RTL based approaches, such as the need for explicit separation between controller and data path. The effectiveness of the framework algorithm is shown through lemma proof.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信