Ehsan ul Haq, Muhammad Kazim Hafeez, Muhammad Salman Khan, Shoaib Sial, Arshad Riazuddin
{"title":"FPGA实现的一个低功耗、处理器无关、可重复使用的片上系统平台","authors":"Ehsan ul Haq, Muhammad Kazim Hafeez, Muhammad Salman Khan, Shoaib Sial, Arshad Riazuddin","doi":"10.1109/ICET.2009.5353150","DOIUrl":null,"url":null,"abstract":"In order to achieve low cost and reduced time to market goals ASIC and Embedded system designers have always struggled to come up with a basic platform, which once built and verified can easily be reconfigured and reused. Moreover they are also been challenged with compatibility issues of their designs with different processors. In this paper, we have presented a System-on-Chip (SoC) platform architecture, which once built can be modified for different processors with minimal effort. Using a bus architecture that allows easy addition and removal of various modules, our proposed SoC can be reconfigured and reused as a platform for various projects. Moreover, we have also included those modules in our chip which are the building blocks of almost all ASIC and embedded applications. Finally, implementation parameters of this SoC on Xilinx FPGA are reported.","PeriodicalId":307661,"journal":{"name":"2009 International Conference on Emerging Technologies","volume":" 44","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"FPGA implementation of a low power, processor-independent and reusable System-on-Chip platform\",\"authors\":\"Ehsan ul Haq, Muhammad Kazim Hafeez, Muhammad Salman Khan, Shoaib Sial, Arshad Riazuddin\",\"doi\":\"10.1109/ICET.2009.5353150\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to achieve low cost and reduced time to market goals ASIC and Embedded system designers have always struggled to come up with a basic platform, which once built and verified can easily be reconfigured and reused. Moreover they are also been challenged with compatibility issues of their designs with different processors. In this paper, we have presented a System-on-Chip (SoC) platform architecture, which once built can be modified for different processors with minimal effort. Using a bus architecture that allows easy addition and removal of various modules, our proposed SoC can be reconfigured and reused as a platform for various projects. Moreover, we have also included those modules in our chip which are the building blocks of almost all ASIC and embedded applications. Finally, implementation parameters of this SoC on Xilinx FPGA are reported.\",\"PeriodicalId\":307661,\"journal\":{\"name\":\"2009 International Conference on Emerging Technologies\",\"volume\":\" 44\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-12-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Conference on Emerging Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICET.2009.5353150\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Emerging Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICET.2009.5353150","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA implementation of a low power, processor-independent and reusable System-on-Chip platform
In order to achieve low cost and reduced time to market goals ASIC and Embedded system designers have always struggled to come up with a basic platform, which once built and verified can easily be reconfigured and reused. Moreover they are also been challenged with compatibility issues of their designs with different processors. In this paper, we have presented a System-on-Chip (SoC) platform architecture, which once built can be modified for different processors with minimal effort. Using a bus architecture that allows easy addition and removal of various modules, our proposed SoC can be reconfigured and reused as a platform for various projects. Moreover, we have also included those modules in our chip which are the building blocks of almost all ASIC and embedded applications. Finally, implementation parameters of this SoC on Xilinx FPGA are reported.