FPGA实现的一个低功耗、处理器无关、可重复使用的片上系统平台

Ehsan ul Haq, Muhammad Kazim Hafeez, Muhammad Salman Khan, Shoaib Sial, Arshad Riazuddin
{"title":"FPGA实现的一个低功耗、处理器无关、可重复使用的片上系统平台","authors":"Ehsan ul Haq, Muhammad Kazim Hafeez, Muhammad Salman Khan, Shoaib Sial, Arshad Riazuddin","doi":"10.1109/ICET.2009.5353150","DOIUrl":null,"url":null,"abstract":"In order to achieve low cost and reduced time to market goals ASIC and Embedded system designers have always struggled to come up with a basic platform, which once built and verified can easily be reconfigured and reused. Moreover they are also been challenged with compatibility issues of their designs with different processors. In this paper, we have presented a System-on-Chip (SoC) platform architecture, which once built can be modified for different processors with minimal effort. Using a bus architecture that allows easy addition and removal of various modules, our proposed SoC can be reconfigured and reused as a platform for various projects. Moreover, we have also included those modules in our chip which are the building blocks of almost all ASIC and embedded applications. Finally, implementation parameters of this SoC on Xilinx FPGA are reported.","PeriodicalId":307661,"journal":{"name":"2009 International Conference on Emerging Technologies","volume":" 44","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"FPGA implementation of a low power, processor-independent and reusable System-on-Chip platform\",\"authors\":\"Ehsan ul Haq, Muhammad Kazim Hafeez, Muhammad Salman Khan, Shoaib Sial, Arshad Riazuddin\",\"doi\":\"10.1109/ICET.2009.5353150\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In order to achieve low cost and reduced time to market goals ASIC and Embedded system designers have always struggled to come up with a basic platform, which once built and verified can easily be reconfigured and reused. Moreover they are also been challenged with compatibility issues of their designs with different processors. In this paper, we have presented a System-on-Chip (SoC) platform architecture, which once built can be modified for different processors with minimal effort. Using a bus architecture that allows easy addition and removal of various modules, our proposed SoC can be reconfigured and reused as a platform for various projects. Moreover, we have also included those modules in our chip which are the building blocks of almost all ASIC and embedded applications. Finally, implementation parameters of this SoC on Xilinx FPGA are reported.\",\"PeriodicalId\":307661,\"journal\":{\"name\":\"2009 International Conference on Emerging Technologies\",\"volume\":\" 44\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-12-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 International Conference on Emerging Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICET.2009.5353150\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Conference on Emerging Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICET.2009.5353150","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

为了实现低成本和缩短上市时间的目标,ASIC和嵌入式系统设计人员一直在努力提出一个基本平台,一旦构建和验证,就可以轻松地重新配置和重用。此外,他们还面临着设计与不同处理器的兼容性问题的挑战。在本文中,我们提出了一个片上系统(SoC)平台架构,该架构一旦构建,就可以以最小的努力修改不同的处理器。使用允许轻松添加和删除各种模块的总线架构,我们提出的SoC可以作为各种项目的平台重新配置和重用。此外,我们还将这些模块包含在我们的芯片中,这些模块几乎是所有ASIC和嵌入式应用的构建块。最后,给出了该SoC在Xilinx FPGA上的实现参数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA implementation of a low power, processor-independent and reusable System-on-Chip platform
In order to achieve low cost and reduced time to market goals ASIC and Embedded system designers have always struggled to come up with a basic platform, which once built and verified can easily be reconfigured and reused. Moreover they are also been challenged with compatibility issues of their designs with different processors. In this paper, we have presented a System-on-Chip (SoC) platform architecture, which once built can be modified for different processors with minimal effort. Using a bus architecture that allows easy addition and removal of various modules, our proposed SoC can be reconfigured and reused as a platform for various projects. Moreover, we have also included those modules in our chip which are the building blocks of almost all ASIC and embedded applications. Finally, implementation parameters of this SoC on Xilinx FPGA are reported.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信