Ming-Wei Li, Hsin-Chih Kuo, Tzuen-Hsi Huang, H. Chuang
{"title":"60GHz CMOS除以5注入锁定分频器,带有开桩加载的浮动源注入器","authors":"Ming-Wei Li, Hsin-Chih Kuo, Tzuen-Hsi Huang, H. Chuang","doi":"10.1109/RFIC.2011.5940608","DOIUrl":null,"url":null,"abstract":"A new injector topology is adopted for the design of a 60-GHz CMOS divide-by-5 injection-locked frequency divider (ILFD). The topology is based on a distributed-element harmonic termination by an open-stub structure connected to the floating source end of the differential injection pair. With this topology together with an N-MOS cross-coupled oscillator core, the supply voltage and power consumption of the divider can be greatly reduced. A test circuit is implemented in a 90-nm CMOS process. With the added λ/4 open stub, the simulated frequency locking range of the designed ILFD with the distributed-element harmonic termination scheme has been greatly extended over 70%. The measured power consumption is 3.75 mW at a supply voltage of 0.6 V and the locking range is 4.1 GHz. A good figure of merit (FOM) of 69.4 is achieved.","PeriodicalId":448165,"journal":{"name":"2011 IEEE Radio Frequency Integrated Circuits Symposium","volume":" 37","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"60GHz CMOS divide-by-5 injection-locked frequency divider with an open-stub-loaded floating-source injector\",\"authors\":\"Ming-Wei Li, Hsin-Chih Kuo, Tzuen-Hsi Huang, H. Chuang\",\"doi\":\"10.1109/RFIC.2011.5940608\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new injector topology is adopted for the design of a 60-GHz CMOS divide-by-5 injection-locked frequency divider (ILFD). The topology is based on a distributed-element harmonic termination by an open-stub structure connected to the floating source end of the differential injection pair. With this topology together with an N-MOS cross-coupled oscillator core, the supply voltage and power consumption of the divider can be greatly reduced. A test circuit is implemented in a 90-nm CMOS process. With the added λ/4 open stub, the simulated frequency locking range of the designed ILFD with the distributed-element harmonic termination scheme has been greatly extended over 70%. The measured power consumption is 3.75 mW at a supply voltage of 0.6 V and the locking range is 4.1 GHz. A good figure of merit (FOM) of 69.4 is achieved.\",\"PeriodicalId\":448165,\"journal\":{\"name\":\"2011 IEEE Radio Frequency Integrated Circuits Symposium\",\"volume\":\" 37\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-06-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Radio Frequency Integrated Circuits Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIC.2011.5940608\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Radio Frequency Integrated Circuits Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2011.5940608","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
60GHz CMOS divide-by-5 injection-locked frequency divider with an open-stub-loaded floating-source injector
A new injector topology is adopted for the design of a 60-GHz CMOS divide-by-5 injection-locked frequency divider (ILFD). The topology is based on a distributed-element harmonic termination by an open-stub structure connected to the floating source end of the differential injection pair. With this topology together with an N-MOS cross-coupled oscillator core, the supply voltage and power consumption of the divider can be greatly reduced. A test circuit is implemented in a 90-nm CMOS process. With the added λ/4 open stub, the simulated frequency locking range of the designed ILFD with the distributed-element harmonic termination scheme has been greatly extended over 70%. The measured power consumption is 3.75 mW at a supply voltage of 0.6 V and the locking range is 4.1 GHz. A good figure of merit (FOM) of 69.4 is achieved.