{"title":"通信系统中可重构协处理器的设计","authors":"Chul Y. Jung, M. Sunwoo, Seong K. Oh","doi":"10.1109/SIPS.2004.1363039","DOIUrl":null,"url":null,"abstract":"This paper proposes a reconfigurable coprocessor for communication systems, which can support high speed computations and various functions. The proposed reconfigurable coprocessor can easily implement communication operations, such as scrambling, interleaving, convolutional encoding, Viterbi decoding, FFT, etc., and it can be used for next generation communication platforms to satisfy high speed operations. The proposed architecture has been modeled by VHDL and synthesized using the SEC 0.18 /spl mu/m standard cell library. The gate count is about 35,000 and the critical path is 3.84 ns with the 0.18 /spl mu/m technology. The proposed coprocessor shows performance improvements compared with existing DSP chips for communication algorithms.","PeriodicalId":384858,"journal":{"name":"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.","volume":"108 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design of reconfigurable coprocessor for communication systems\",\"authors\":\"Chul Y. Jung, M. Sunwoo, Seong K. Oh\",\"doi\":\"10.1109/SIPS.2004.1363039\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a reconfigurable coprocessor for communication systems, which can support high speed computations and various functions. The proposed reconfigurable coprocessor can easily implement communication operations, such as scrambling, interleaving, convolutional encoding, Viterbi decoding, FFT, etc., and it can be used for next generation communication platforms to satisfy high speed operations. The proposed architecture has been modeled by VHDL and synthesized using the SEC 0.18 /spl mu/m standard cell library. The gate count is about 35,000 and the critical path is 3.84 ns with the 0.18 /spl mu/m technology. The proposed coprocessor shows performance improvements compared with existing DSP chips for communication algorithms.\",\"PeriodicalId\":384858,\"journal\":{\"name\":\"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.\",\"volume\":\"108 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SIPS.2004.1363039\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SIPS.2004.1363039","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design of reconfigurable coprocessor for communication systems
This paper proposes a reconfigurable coprocessor for communication systems, which can support high speed computations and various functions. The proposed reconfigurable coprocessor can easily implement communication operations, such as scrambling, interleaving, convolutional encoding, Viterbi decoding, FFT, etc., and it can be used for next generation communication platforms to satisfy high speed operations. The proposed architecture has been modeled by VHDL and synthesized using the SEC 0.18 /spl mu/m standard cell library. The gate count is about 35,000 and the critical path is 3.84 ns with the 0.18 /spl mu/m technology. The proposed coprocessor shows performance improvements compared with existing DSP chips for communication algorithms.