Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione
{"title":"模拟测试总线架构为小芯片尺寸和有限的引脚数器件与内部ip可测试性的重点","authors":"Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione","doi":"10.1109/LATW.2009.4813800","DOIUrl":null,"url":null,"abstract":"The crescent complexity of Mixed Signal Integrated Circuits designed for small die size and limited pin count applications in key areas such as embedded applications, introduces a challenge on the IC testability, for debug, production test and field issue control. Traditional analog test approaches based on the existing standards do not completely address the problem due to constraints in architecture complexity, need of dedicated test control interfaces and pin limitations, resulting in expressive test cost impact. This work discuss a cost effective, small die size area Analog Test Bus Interface implemented for small and medium complexity ICs improving its mixed mode interface and reducing the test time. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed. An improvement of around 70% in the testability was obtained with this approach, regarding the analog blocks, allowing a powerful real time debug channel.","PeriodicalId":343240,"journal":{"name":"2009 10th Latin American Test Workshop","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-03-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Analog test bus architecture for small die size and limited pin count devices with internal IPs testability emphasis\",\"authors\":\"Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione\",\"doi\":\"10.1109/LATW.2009.4813800\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The crescent complexity of Mixed Signal Integrated Circuits designed for small die size and limited pin count applications in key areas such as embedded applications, introduces a challenge on the IC testability, for debug, production test and field issue control. Traditional analog test approaches based on the existing standards do not completely address the problem due to constraints in architecture complexity, need of dedicated test control interfaces and pin limitations, resulting in expressive test cost impact. This work discuss a cost effective, small die size area Analog Test Bus Interface implemented for small and medium complexity ICs improving its mixed mode interface and reducing the test time. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed. An improvement of around 70% in the testability was obtained with this approach, regarding the analog blocks, allowing a powerful real time debug channel.\",\"PeriodicalId\":343240,\"journal\":{\"name\":\"2009 10th Latin American Test Workshop\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-03-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 10th Latin American Test Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LATW.2009.4813800\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 10th Latin American Test Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LATW.2009.4813800","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Analog test bus architecture for small die size and limited pin count devices with internal IPs testability emphasis
The crescent complexity of Mixed Signal Integrated Circuits designed for small die size and limited pin count applications in key areas such as embedded applications, introduces a challenge on the IC testability, for debug, production test and field issue control. Traditional analog test approaches based on the existing standards do not completely address the problem due to constraints in architecture complexity, need of dedicated test control interfaces and pin limitations, resulting in expressive test cost impact. This work discuss a cost effective, small die size area Analog Test Bus Interface implemented for small and medium complexity ICs improving its mixed mode interface and reducing the test time. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed. An improvement of around 70% in the testability was obtained with this approach, regarding the analog blocks, allowing a powerful real time debug channel.