模拟测试总线架构为小芯片尺寸和有限的引脚数器件与内部ip可测试性的重点

Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione
{"title":"模拟测试总线架构为小芯片尺寸和有限的引脚数器件与内部ip可测试性的重点","authors":"Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione","doi":"10.1109/LATW.2009.4813800","DOIUrl":null,"url":null,"abstract":"The crescent complexity of Mixed Signal Integrated Circuits designed for small die size and limited pin count applications in key areas such as embedded applications, introduces a challenge on the IC testability, for debug, production test and field issue control. Traditional analog test approaches based on the existing standards do not completely address the problem due to constraints in architecture complexity, need of dedicated test control interfaces and pin limitations, resulting in expressive test cost impact. This work discuss a cost effective, small die size area Analog Test Bus Interface implemented for small and medium complexity ICs improving its mixed mode interface and reducing the test time. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed. An improvement of around 70% in the testability was obtained with this approach, regarding the analog blocks, allowing a powerful real time debug channel.","PeriodicalId":343240,"journal":{"name":"2009 10th Latin American Test Workshop","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-03-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Analog test bus architecture for small die size and limited pin count devices with internal IPs testability emphasis\",\"authors\":\"Eduardo Ribeiro da Silva, F. Costa, F. Behrens, Remerson Stein Kickhofel, R. Maltione\",\"doi\":\"10.1109/LATW.2009.4813800\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The crescent complexity of Mixed Signal Integrated Circuits designed for small die size and limited pin count applications in key areas such as embedded applications, introduces a challenge on the IC testability, for debug, production test and field issue control. Traditional analog test approaches based on the existing standards do not completely address the problem due to constraints in architecture complexity, need of dedicated test control interfaces and pin limitations, resulting in expressive test cost impact. This work discuss a cost effective, small die size area Analog Test Bus Interface implemented for small and medium complexity ICs improving its mixed mode interface and reducing the test time. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed. An improvement of around 70% in the testability was obtained with this approach, regarding the analog blocks, allowing a powerful real time debug channel.\",\"PeriodicalId\":343240,\"journal\":{\"name\":\"2009 10th Latin American Test Workshop\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-03-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 10th Latin American Test Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LATW.2009.4813800\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 10th Latin American Test Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LATW.2009.4813800","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

混合信号集成电路专为小芯片尺寸和有限引脚数应用而设计,在嵌入式应用等关键领域,对集成电路的可测试性、调试、生产测试和现场问题控制提出了挑战。基于现有标准的传统模拟测试方法由于架构复杂性的限制,需要专用的测试控制接口和引脚限制而不能完全解决问题,从而导致表达性测试成本的影响。本文讨论了一种低成本、小芯片面积的模拟测试总线接口,用于中小型复杂集成电路,改进其混合模式接口并缩短测试时间。该架构在0.25u BiCMOS技术的硅测试车上实现,并给出了测量结果和讨论。对于模拟模块,这种方法的可测试性提高了约70%,允许强大的实时调试通道。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Analog test bus architecture for small die size and limited pin count devices with internal IPs testability emphasis
The crescent complexity of Mixed Signal Integrated Circuits designed for small die size and limited pin count applications in key areas such as embedded applications, introduces a challenge on the IC testability, for debug, production test and field issue control. Traditional analog test approaches based on the existing standards do not completely address the problem due to constraints in architecture complexity, need of dedicated test control interfaces and pin limitations, resulting in expressive test cost impact. This work discuss a cost effective, small die size area Analog Test Bus Interface implemented for small and medium complexity ICs improving its mixed mode interface and reducing the test time. This architecture was implemented in a silicon test vehicle, 0.25u BiCMOS technology, where measurements and results are presented and discussed. An improvement of around 70% in the testability was obtained with this approach, regarding the analog blocks, allowing a powerful real time debug channel.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信