A. Lingambudi, S. Vijay, W. Becker, Preetham Raghavendra, Saravanan Sethuraman, Sivarama K Pullelli
{"title":"利用读入芯片终止顺序提高多阶DDR3 RDIMM的时序裕度","authors":"A. Lingambudi, S. Vijay, W. Becker, Preetham Raghavendra, Saravanan Sethuraman, Sivarama K Pullelli","doi":"10.1109/INDICON.2016.7838946","DOIUrl":null,"url":null,"abstract":"Modern computer systems have large amounts of DRAM running at fast cycle times. JEDEC standards for DDR3 DRAMs set the bounds of operation, but there is significant opportunity for maximizing the operating performance and reliability by optimizing the electrical parameters and the register settings across the many DIMMs in a system. Specifically, it is essential for the system designers to maximize the setup and hold timing margins for robust system operation. In this paper the hold timing of the data bus read operation is investigated. The methodology is presented and applied to setting the On-Die Termination (ODT) start/stop delay settings for optimal operation. The settings are verified by hardware characterization that confirms the updated delay settings improve the timing margin by performing a timing schmoo and observation of the waveforms with a logic analyzer and oscilloscope.","PeriodicalId":283953,"journal":{"name":"2016 IEEE Annual India Conference (INDICON)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Improve timing margins on multi-rank DDR3 RDIMM using read-on die termination sequencing\",\"authors\":\"A. Lingambudi, S. Vijay, W. Becker, Preetham Raghavendra, Saravanan Sethuraman, Sivarama K Pullelli\",\"doi\":\"10.1109/INDICON.2016.7838946\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Modern computer systems have large amounts of DRAM running at fast cycle times. JEDEC standards for DDR3 DRAMs set the bounds of operation, but there is significant opportunity for maximizing the operating performance and reliability by optimizing the electrical parameters and the register settings across the many DIMMs in a system. Specifically, it is essential for the system designers to maximize the setup and hold timing margins for robust system operation. In this paper the hold timing of the data bus read operation is investigated. The methodology is presented and applied to setting the On-Die Termination (ODT) start/stop delay settings for optimal operation. The settings are verified by hardware characterization that confirms the updated delay settings improve the timing margin by performing a timing schmoo and observation of the waveforms with a logic analyzer and oscilloscope.\",\"PeriodicalId\":283953,\"journal\":{\"name\":\"2016 IEEE Annual India Conference (INDICON)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE Annual India Conference (INDICON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/INDICON.2016.7838946\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE Annual India Conference (INDICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INDICON.2016.7838946","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Improve timing margins on multi-rank DDR3 RDIMM using read-on die termination sequencing
Modern computer systems have large amounts of DRAM running at fast cycle times. JEDEC standards for DDR3 DRAMs set the bounds of operation, but there is significant opportunity for maximizing the operating performance and reliability by optimizing the electrical parameters and the register settings across the many DIMMs in a system. Specifically, it is essential for the system designers to maximize the setup and hold timing margins for robust system operation. In this paper the hold timing of the data bus read operation is investigated. The methodology is presented and applied to setting the On-Die Termination (ODT) start/stop delay settings for optimal operation. The settings are verified by hardware characterization that confirms the updated delay settings improve the timing margin by performing a timing schmoo and observation of the waveforms with a logic analyzer and oscilloscope.