一个基于4位量子电压比较器的闪存ADC,用于低噪声应用

T. Kalita, B. Das
{"title":"一个基于4位量子电压比较器的闪存ADC,用于低噪声应用","authors":"T. Kalita, B. Das","doi":"10.1109/ICEDSS.2016.7587689","DOIUrl":null,"url":null,"abstract":"Analog to Digital Converter (ADC) is an essential part of a mixed signal circuit design, which acts as a bridge between naturally occurring analog signals and digital signals. It has been a continuous effort of the researchers to reduce or keep the noise constant along with the level of advancement made in the field of mixed signal circuit design to increase the speed. This work has been intended towards modification of Quantum Voltage Comparator (QVC) in a 4 bit flash ADC design which results in the reduction of linearity along with noise. The 2×1 multiplexer based decoder in ADC increases the speed of the circuit. QVC is a cascading of two differential comparators as a single comparator with systematically varying sizes of NMOS pair, which eliminates the resistor ladder circuit in a conventional flash ADC. In this work, the modified QVC based flash ADC works on a single input voltage. It has been simulated in GPDK 180 nm CADENCE VIRTUOSO platform with a supply voltage of 1.8 V. This proposed flash ADC design results in a significant drop in noise, yielding an SNR value of 25.4 dB with a sampling rate of 5.12 GS/s with a power consumption of 4.19 mW.","PeriodicalId":399107,"journal":{"name":"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-03-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A 4 bit Quantum Voltage Comparator based flash ADC for low noise applications\",\"authors\":\"T. Kalita, B. Das\",\"doi\":\"10.1109/ICEDSS.2016.7587689\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Analog to Digital Converter (ADC) is an essential part of a mixed signal circuit design, which acts as a bridge between naturally occurring analog signals and digital signals. It has been a continuous effort of the researchers to reduce or keep the noise constant along with the level of advancement made in the field of mixed signal circuit design to increase the speed. This work has been intended towards modification of Quantum Voltage Comparator (QVC) in a 4 bit flash ADC design which results in the reduction of linearity along with noise. The 2×1 multiplexer based decoder in ADC increases the speed of the circuit. QVC is a cascading of two differential comparators as a single comparator with systematically varying sizes of NMOS pair, which eliminates the resistor ladder circuit in a conventional flash ADC. In this work, the modified QVC based flash ADC works on a single input voltage. It has been simulated in GPDK 180 nm CADENCE VIRTUOSO platform with a supply voltage of 1.8 V. This proposed flash ADC design results in a significant drop in noise, yielding an SNR value of 25.4 dB with a sampling rate of 5.12 GS/s with a power consumption of 4.19 mW.\",\"PeriodicalId\":399107,\"journal\":{\"name\":\"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)\",\"volume\":\"41 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-03-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEDSS.2016.7587689\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 Conference on Emerging Devices and Smart Systems (ICEDSS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDSS.2016.7587689","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

模数转换器(Analog to Digital Converter, ADC)是混合信号电路设计的重要组成部分,它是自然产生的模拟信号和数字信号之间的桥梁。随着混合信号电路设计水平的不断提高,降低或保持噪声恒定一直是研究人员不断努力的方向。这项工作旨在修改4位闪存ADC设计中的量子电压比较器(QVC),从而降低线性度和噪声。ADC中基于2×1多路复用器的解码器提高了电路的速度。QVC是将两个差分比较器级联成一个比较器,系统地改变NMOS对的大小,消除了传统闪存ADC中的电阻阶梯电路。在这项工作中,改进的基于QVC的闪存ADC工作在单输入电压下。在GPDK 180 nm CADENCE VIRTUOSO平台上进行了仿真,电源电压为1.8 V。提出的闪存ADC设计显著降低了噪声,产生了25.4 dB的信噪比,采样率为5.12 GS/s,功耗为4.19 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 4 bit Quantum Voltage Comparator based flash ADC for low noise applications
Analog to Digital Converter (ADC) is an essential part of a mixed signal circuit design, which acts as a bridge between naturally occurring analog signals and digital signals. It has been a continuous effort of the researchers to reduce or keep the noise constant along with the level of advancement made in the field of mixed signal circuit design to increase the speed. This work has been intended towards modification of Quantum Voltage Comparator (QVC) in a 4 bit flash ADC design which results in the reduction of linearity along with noise. The 2×1 multiplexer based decoder in ADC increases the speed of the circuit. QVC is a cascading of two differential comparators as a single comparator with systematically varying sizes of NMOS pair, which eliminates the resistor ladder circuit in a conventional flash ADC. In this work, the modified QVC based flash ADC works on a single input voltage. It has been simulated in GPDK 180 nm CADENCE VIRTUOSO platform with a supply voltage of 1.8 V. This proposed flash ADC design results in a significant drop in noise, yielding an SNR value of 25.4 dB with a sampling rate of 5.12 GS/s with a power consumption of 4.19 mW.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信