C. Killian, C. Tanougast, F. Monteiro, A. Dandache
{"title":"基于可靠动态NoC优化的可靠路由器策略布局","authors":"C. Killian, C. Tanougast, F. Monteiro, A. Dandache","doi":"10.1109/ICECS.2011.6122372","DOIUrl":null,"url":null,"abstract":"We present an optimization of reliable Network on Chip (NoC) suitable for dynamic reconfigurable systems based on FPGA. The originality of our approach resides on a strategic placement of routers incorporating elements of dependability in order to detect and correct the errors of the data packets. The solution is a factorization of these reliable routers encompassing routers without any error detection block. This ensures the global reliability of the network, and reduces the area overhead and the latency of the data packets. We present a theoretical study and hardware implementations which validates our reliable approach.","PeriodicalId":251525,"journal":{"name":"2011 18th IEEE International Conference on Electronics, Circuits, and Systems","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Strategic placement of reliable routers for the optimization of dependable dynamic NoC\",\"authors\":\"C. Killian, C. Tanougast, F. Monteiro, A. Dandache\",\"doi\":\"10.1109/ICECS.2011.6122372\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We present an optimization of reliable Network on Chip (NoC) suitable for dynamic reconfigurable systems based on FPGA. The originality of our approach resides on a strategic placement of routers incorporating elements of dependability in order to detect and correct the errors of the data packets. The solution is a factorization of these reliable routers encompassing routers without any error detection block. This ensures the global reliability of the network, and reduces the area overhead and the latency of the data packets. We present a theoretical study and hardware implementations which validates our reliable approach.\",\"PeriodicalId\":251525,\"journal\":{\"name\":\"2011 18th IEEE International Conference on Electronics, Circuits, and Systems\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 18th IEEE International Conference on Electronics, Circuits, and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2011.6122372\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 18th IEEE International Conference on Electronics, Circuits, and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2011.6122372","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Strategic placement of reliable routers for the optimization of dependable dynamic NoC
We present an optimization of reliable Network on Chip (NoC) suitable for dynamic reconfigurable systems based on FPGA. The originality of our approach resides on a strategic placement of routers incorporating elements of dependability in order to detect and correct the errors of the data packets. The solution is a factorization of these reliable routers encompassing routers without any error detection block. This ensures the global reliability of the network, and reduces the area overhead and the latency of the data packets. We present a theoretical study and hardware implementations which validates our reliable approach.