{"title":"负载电容和界面陷阱电荷对双栅无结晶体管CMOS逆变器动态特性的影响","authors":"Neha Garg, Yogesh Pratap, S. Kabra","doi":"10.1109/UPCON56432.2022.9986429","DOIUrl":null,"url":null,"abstract":"This research work presents, the dynamic behavior of CMOS inverter designed using n-MOS and p-MOS double-gate junctionless transistors (DG-JLT). Rise time, fall time, propagation delay, and dynamic power dissipation are used to assess the CMOS inverter's performance using ATLAS-3D device simulator. Three-stage ring oscillator is implemented using DG-JLT and its frequency is utilized for propagation delay and dynamic power consumption calculation. Various performance metrics are calculated considering three values of load capacitance (21aF, 31.5aF, and 42aF) to take into account parasitic capacitance and it is observed that with the increase in value of load capacitance from 21aF to 42aF the rise time, fall time, delay and dynamic power consumption increases by 26%,18.18%,16.06%, and 71.70% respectively. In addition, the change in the various parameters of the CMOS inverter because of the presence of two different interface trap charge density profiles is also analyzed. It has been observed that existence of positive charges reduces the load capacitance.","PeriodicalId":185782,"journal":{"name":"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Impact of Load Capacitance and Interface Trap Charges On Dynamic Behaviour of Double-Gate Junctionless Transistor Based CMOS Inverter\",\"authors\":\"Neha Garg, Yogesh Pratap, S. Kabra\",\"doi\":\"10.1109/UPCON56432.2022.9986429\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This research work presents, the dynamic behavior of CMOS inverter designed using n-MOS and p-MOS double-gate junctionless transistors (DG-JLT). Rise time, fall time, propagation delay, and dynamic power dissipation are used to assess the CMOS inverter's performance using ATLAS-3D device simulator. Three-stage ring oscillator is implemented using DG-JLT and its frequency is utilized for propagation delay and dynamic power consumption calculation. Various performance metrics are calculated considering three values of load capacitance (21aF, 31.5aF, and 42aF) to take into account parasitic capacitance and it is observed that with the increase in value of load capacitance from 21aF to 42aF the rise time, fall time, delay and dynamic power consumption increases by 26%,18.18%,16.06%, and 71.70% respectively. In addition, the change in the various parameters of the CMOS inverter because of the presence of two different interface trap charge density profiles is also analyzed. It has been observed that existence of positive charges reduces the load capacitance.\",\"PeriodicalId\":185782,\"journal\":{\"name\":\"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/UPCON56432.2022.9986429\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 9th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering (UPCON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/UPCON56432.2022.9986429","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Impact of Load Capacitance and Interface Trap Charges On Dynamic Behaviour of Double-Gate Junctionless Transistor Based CMOS Inverter
This research work presents, the dynamic behavior of CMOS inverter designed using n-MOS and p-MOS double-gate junctionless transistors (DG-JLT). Rise time, fall time, propagation delay, and dynamic power dissipation are used to assess the CMOS inverter's performance using ATLAS-3D device simulator. Three-stage ring oscillator is implemented using DG-JLT and its frequency is utilized for propagation delay and dynamic power consumption calculation. Various performance metrics are calculated considering three values of load capacitance (21aF, 31.5aF, and 42aF) to take into account parasitic capacitance and it is observed that with the increase in value of load capacitance from 21aF to 42aF the rise time, fall time, delay and dynamic power consumption increases by 26%,18.18%,16.06%, and 71.70% respectively. In addition, the change in the various parameters of the CMOS inverter because of the presence of two different interface trap charge density profiles is also analyzed. It has been observed that existence of positive charges reduces the load capacitance.