片上网络的环回虚拟通道路由器结构

J. Suseela, V. Muthukumar
{"title":"片上网络的环回虚拟通道路由器结构","authors":"J. Suseela, V. Muthukumar","doi":"10.1109/ITNG.2012.117","DOIUrl":null,"url":null,"abstract":"Low-level design parameters - such as router micro-architecture, switching techniques and packet sizes - have a huge impact on performance and cost of Network on Chip (NoC) implementation. This work proposes a router micro-architecture that has a mechanism for buffer structure, allocation, and arbitration, which minimizes latency, area overhead of the router, and power consumption. The proposed router micro-architecture can be adapted to various switching techniques used in current NoC implementations, and is independent of the topology. The architecture was developed, simulated, and synthesized using hardware description language (HDL). The performance of the architecture was evaluated for hotspot congestion scenarios and compared to classical router micro-architectures. Compared to classical router micro-architectures, this architecture achieves better performance for area, latency and power.","PeriodicalId":117236,"journal":{"name":"2012 Ninth International Conference on Information Technology - New Generations","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Loopback Virtual Channel Router Architecture for Network on Chip\",\"authors\":\"J. Suseela, V. Muthukumar\",\"doi\":\"10.1109/ITNG.2012.117\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Low-level design parameters - such as router micro-architecture, switching techniques and packet sizes - have a huge impact on performance and cost of Network on Chip (NoC) implementation. This work proposes a router micro-architecture that has a mechanism for buffer structure, allocation, and arbitration, which minimizes latency, area overhead of the router, and power consumption. The proposed router micro-architecture can be adapted to various switching techniques used in current NoC implementations, and is independent of the topology. The architecture was developed, simulated, and synthesized using hardware description language (HDL). The performance of the architecture was evaluated for hotspot congestion scenarios and compared to classical router micro-architectures. Compared to classical router micro-architectures, this architecture achieves better performance for area, latency and power.\",\"PeriodicalId\":117236,\"journal\":{\"name\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-04-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 Ninth International Conference on Information Technology - New Generations\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ITNG.2012.117\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Ninth International Conference on Information Technology - New Generations","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ITNG.2012.117","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

底层设计参数——如路由器微架构、交换技术和数据包大小——对芯片网络(NoC)实现的性能和成本有着巨大的影响。本工作提出了一种路由器微架构,该架构具有缓冲结构,分配和仲裁机制,可以最大限度地减少延迟,路由器的面积开销和功耗。所提出的路由器微架构可以适应当前NoC实现中使用的各种交换技术,并且独立于拓扑结构。采用硬件描述语言(HDL)对该体系结构进行了开发、仿真和综合。对该架构在热点拥塞场景下的性能进行了评估,并与经典路由器微架构进行了比较。与传统的路由器微架构相比,该架构在面积、延迟和功耗方面具有更好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Loopback Virtual Channel Router Architecture for Network on Chip
Low-level design parameters - such as router micro-architecture, switching techniques and packet sizes - have a huge impact on performance and cost of Network on Chip (NoC) implementation. This work proposes a router micro-architecture that has a mechanism for buffer structure, allocation, and arbitration, which minimizes latency, area overhead of the router, and power consumption. The proposed router micro-architecture can be adapted to various switching techniques used in current NoC implementations, and is independent of the topology. The architecture was developed, simulated, and synthesized using hardware description language (HDL). The performance of the architecture was evaluated for hotspot congestion scenarios and compared to classical router micro-architectures. Compared to classical router micro-architectures, this architecture achieves better performance for area, latency and power.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信