从可合成HDL到GDSII,利用导师图形高等教育程序(HEP)设计ASIC设计课程

Muhammad Kamran Bhatti, A. A. Minhas, M. Najam-ul-Islam, Muhammad Adnan Bhatti, Zahoor Ul Haque, S. A. Khan
{"title":"从可合成HDL到GDSII,利用导师图形高等教育程序(HEP)设计ASIC设计课程","authors":"Muhammad Kamran Bhatti, A. A. Minhas, M. Najam-ul-Islam, Muhammad Adnan Bhatti, Zahoor Ul Haque, S. A. Khan","doi":"10.1109/TALE.2012.6360406","DOIUrl":null,"url":null,"abstract":"Excellent curriculum design plays pivotal role in the better understanding of theoretical concepts. A curriculum for Application Specific Integrated Circuit (ASIC) design using Mentor Graphics Higher Education Program (HEP) is presented in this paper. To enhance the strength in-depth learning, Design for Test (DFT) has also been embedded in the curriculum design. This enables an extra level of testability feature in educational environment. The main objective of the curriculum is to correlate the theoretical knowledge with practical understanding through hands-on lab sessions which increase the interest of students in the field of ASIC design. Therefore, the lab session that covers the practical side of theoretical material discussed in course is designed specially to incorporate the use of theoretical knowledge with practical understanding. The designed course overcomes the lack of understanding of synthesizable and non-synthesizable Hardware Description Language (HDL) for ASIC design and implementation which is the most important thing for ASICs. The curriculum is developed for duration of 18 weeks so that the students learn the ASIC design flow including advanced tools ModelSim®, Leonardo SpectrumTM, DFT AdvisorTM, Design Architect®-IC, Eldo®, EZ-wave®, IC-Station® and Calibre®. The syllabus is proposed for Mentor Graphics HEP Curriculum in which students are assigned projects so that at first they can learn the difference between synthesizable and non-synthesizable HDL for ASIC and then explore the Design for test feature down to physical layout design and its verification. Some key issues regarding ASIC design are also addressed in this curriculum so that students can visualize the important parameters to be considered in ASICs. The proposed curriculum has been implemented on a sample of students and very promising results are achieved.","PeriodicalId":407302,"journal":{"name":"Proceedings of IEEE International Conference on Teaching, Assessment, and Learning for Engineering (TALE) 2012","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Curriculum design using mentor graphics higher education program (HEP) for ASIC Designing from synthesizable HDL to GDSII\",\"authors\":\"Muhammad Kamran Bhatti, A. A. Minhas, M. Najam-ul-Islam, Muhammad Adnan Bhatti, Zahoor Ul Haque, S. A. Khan\",\"doi\":\"10.1109/TALE.2012.6360406\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Excellent curriculum design plays pivotal role in the better understanding of theoretical concepts. A curriculum for Application Specific Integrated Circuit (ASIC) design using Mentor Graphics Higher Education Program (HEP) is presented in this paper. To enhance the strength in-depth learning, Design for Test (DFT) has also been embedded in the curriculum design. This enables an extra level of testability feature in educational environment. The main objective of the curriculum is to correlate the theoretical knowledge with practical understanding through hands-on lab sessions which increase the interest of students in the field of ASIC design. Therefore, the lab session that covers the practical side of theoretical material discussed in course is designed specially to incorporate the use of theoretical knowledge with practical understanding. The designed course overcomes the lack of understanding of synthesizable and non-synthesizable Hardware Description Language (HDL) for ASIC design and implementation which is the most important thing for ASICs. The curriculum is developed for duration of 18 weeks so that the students learn the ASIC design flow including advanced tools ModelSim®, Leonardo SpectrumTM, DFT AdvisorTM, Design Architect®-IC, Eldo®, EZ-wave®, IC-Station® and Calibre®. The syllabus is proposed for Mentor Graphics HEP Curriculum in which students are assigned projects so that at first they can learn the difference between synthesizable and non-synthesizable HDL for ASIC and then explore the Design for test feature down to physical layout design and its verification. Some key issues regarding ASIC design are also addressed in this curriculum so that students can visualize the important parameters to be considered in ASICs. The proposed curriculum has been implemented on a sample of students and very promising results are achieved.\",\"PeriodicalId\":407302,\"journal\":{\"name\":\"Proceedings of IEEE International Conference on Teaching, Assessment, and Learning for Engineering (TALE) 2012\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-11-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of IEEE International Conference on Teaching, Assessment, and Learning for Engineering (TALE) 2012\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TALE.2012.6360406\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of IEEE International Conference on Teaching, Assessment, and Learning for Engineering (TALE) 2012","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TALE.2012.6360406","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

优秀的课程设计对于更好地理解理论概念起着举足轻重的作用。本文介绍了一种基于Mentor Graphics高等教育计划(HEP)的专用集成电路(ASIC)设计课程。为了加强学生的深度学习,“应试设计”(Design for Test, DFT)也被纳入课程设计中。这在教育环境中提供了额外的可测试性特性。课程的主要目标是通过动手实验课程将理论知识与实践理解联系起来,从而提高学生对ASIC设计领域的兴趣。因此,涵盖课程中讨论的理论材料的实践方面的实验课程是专门设计的,旨在将理论知识的使用与实际理解结合起来。设计的课程克服了对可合成和不可合成硬件描述语言(HDL)在ASIC设计和实现中的理解不足,这是ASIC设计和实现的关键。该课程开发为期18周,以便学生学习ASIC设计流程,包括高级工具ModelSim®,Leonardo SpectrumTM, DFT AdvisorTM, design Architect®-IC, Eldo®,EZ-wave®,IC-Station®和Calibre®。该教学大纲是为Mentor Graphics HEP课程提出的,在该课程中,学生被分配项目,以便他们首先可以学习ASIC的可合成和不可合成HDL之间的区别,然后探索设计测试功能,直到物理布局设计及其验证。本课程还讨论了有关ASIC设计的一些关键问题,以便学生可以直观地了解ASIC中要考虑的重要参数。建议的课程已在学生样本中实施,并取得了非常有希望的结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Curriculum design using mentor graphics higher education program (HEP) for ASIC Designing from synthesizable HDL to GDSII
Excellent curriculum design plays pivotal role in the better understanding of theoretical concepts. A curriculum for Application Specific Integrated Circuit (ASIC) design using Mentor Graphics Higher Education Program (HEP) is presented in this paper. To enhance the strength in-depth learning, Design for Test (DFT) has also been embedded in the curriculum design. This enables an extra level of testability feature in educational environment. The main objective of the curriculum is to correlate the theoretical knowledge with practical understanding through hands-on lab sessions which increase the interest of students in the field of ASIC design. Therefore, the lab session that covers the practical side of theoretical material discussed in course is designed specially to incorporate the use of theoretical knowledge with practical understanding. The designed course overcomes the lack of understanding of synthesizable and non-synthesizable Hardware Description Language (HDL) for ASIC design and implementation which is the most important thing for ASICs. The curriculum is developed for duration of 18 weeks so that the students learn the ASIC design flow including advanced tools ModelSim®, Leonardo SpectrumTM, DFT AdvisorTM, Design Architect®-IC, Eldo®, EZ-wave®, IC-Station® and Calibre®. The syllabus is proposed for Mentor Graphics HEP Curriculum in which students are assigned projects so that at first they can learn the difference between synthesizable and non-synthesizable HDL for ASIC and then explore the Design for test feature down to physical layout design and its verification. Some key issues regarding ASIC design are also addressed in this curriculum so that students can visualize the important parameters to be considered in ASICs. The proposed curriculum has been implemented on a sample of students and very promising results are achieved.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信