一个低抖动,快速恢复,全模拟DLL使用跟踪ADC为高速和低待机功率DDR I/O接口

Se Jun Kim, Sang-Hoon Hong, J. Wee, Jin-Hong Ahn, J. Chung
{"title":"一个低抖动,快速恢复,全模拟DLL使用跟踪ADC为高速和低待机功率DDR I/O接口","authors":"Se Jun Kim, Sang-Hoon Hong, J. Wee, Jin-Hong Ahn, J. Chung","doi":"10.1109/VLSIC.2003.1221228","DOIUrl":null,"url":null,"abstract":"For high bandwidth and low stand-by power DDR (Double Data Rate) I/O interface, a new fully analog DLL (Delay Locked Loop) are designed and implemented in 0.16 /spl mu/m DRAM process. Utilizing a tracking ADC (Analog-to-Digital Converter), a large stand-by current of the analog DLL is suppressed without losing locking information nor compromising jitter performance. Two-step duty correction scheme using multiphase clocks and phase mixing corrects an inherent duty-error of a system clock with more precision and speed, especially for a large duty-error. Proposed DLL has a 100 MHz/spl sim/520 MHz wide lock-range and a 65 psec peak-to-peak jitter and 0.064 psec/mv supply sensitivity at 2.3 v supply voltage consuming 1.1 mA of stand-by current.","PeriodicalId":270304,"journal":{"name":"2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A low jitter, fast recoverable, fully analog DLL using tracking ADC for high speed and low stand-by power DDR I/O interface\",\"authors\":\"Se Jun Kim, Sang-Hoon Hong, J. Wee, Jin-Hong Ahn, J. Chung\",\"doi\":\"10.1109/VLSIC.2003.1221228\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For high bandwidth and low stand-by power DDR (Double Data Rate) I/O interface, a new fully analog DLL (Delay Locked Loop) are designed and implemented in 0.16 /spl mu/m DRAM process. Utilizing a tracking ADC (Analog-to-Digital Converter), a large stand-by current of the analog DLL is suppressed without losing locking information nor compromising jitter performance. Two-step duty correction scheme using multiphase clocks and phase mixing corrects an inherent duty-error of a system clock with more precision and speed, especially for a large duty-error. Proposed DLL has a 100 MHz/spl sim/520 MHz wide lock-range and a 65 psec peak-to-peak jitter and 0.064 psec/mv supply sensitivity at 2.3 v supply voltage consuming 1.1 mA of stand-by current.\",\"PeriodicalId\":270304,\"journal\":{\"name\":\"2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-06-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.2003.1221228\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2003.1221228","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

针对高带宽和低待机功耗的DDR(双数据速率)I/O接口,设计并实现了一种新的全模拟DLL(延迟锁相环),其速度为0.16 /spl mu/m DRAM。利用跟踪ADC(模数转换器),模拟DLL的大待机电流被抑制,而不会丢失锁定信息,也不会影响抖动性能。采用多相时钟和相位混频的两步占空校正方案,对系统时钟固有的占空误差具有更高的校正精度和速度,尤其适用于较大的占空误差。所提出的DLL具有100 MHz/spl sim/520 MHz宽锁程和65 psec峰间抖动,在2.3 v电源电压消耗1.1 mA待机电流时具有0.064 psec/mv的电源灵敏度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A low jitter, fast recoverable, fully analog DLL using tracking ADC for high speed and low stand-by power DDR I/O interface
For high bandwidth and low stand-by power DDR (Double Data Rate) I/O interface, a new fully analog DLL (Delay Locked Loop) are designed and implemented in 0.16 /spl mu/m DRAM process. Utilizing a tracking ADC (Analog-to-Digital Converter), a large stand-by current of the analog DLL is suppressed without losing locking information nor compromising jitter performance. Two-step duty correction scheme using multiphase clocks and phase mixing corrects an inherent duty-error of a system clock with more precision and speed, especially for a large duty-error. Proposed DLL has a 100 MHz/spl sim/520 MHz wide lock-range and a 65 psec peak-to-peak jitter and 0.064 psec/mv supply sensitivity at 2.3 v supply voltage consuming 1.1 mA of stand-by current.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信