{"title":"用于下一代CMOS技术的超薄纳米线门控2d - fet的前景","authors":"W. Cao, W. Liu, K. Banerjee","doi":"10.1109/IEDM.2016.7838419","DOIUrl":null,"url":null,"abstract":"Although 2D semiconductor based FETs have been predicted to be very promising for the ultimate scaling (sub-10 nm nodes) of CMOS technology [1],[2], they face two major challenges in the pathway to commercialization. One is the growth of ultra-thin and high-quality gate dielectrics (preferably high-k) on top of the pristine surfaces of 2D semiconductors, which is a fundamentally difficult task. The other involves formation of ultra-short channel/gate using advanced lithography techniques, which are, however, usually expensive and/or of low yield. Using synthesized ultra-thin core/shell nanowire to gate the 2D semiconductors could be a promising approach, which not only facilitates a lithography-free ultra-short channel formation with relative ease, but also avoids the direct growth of dielectrics on 2D materials, which can help preserve the pristine nature of the 2D channel and its outstanding properties. In this work, aided by rigorous quantum simulations, we attempt to understand and optimize this nonconventional FET structure, guided by a prototype demonstration of this device. It is found that this unique FET structure offers 2D semiconductors a promising platform, in terms of manufacturability and device performance, for next-generation CMOS technology.","PeriodicalId":186544,"journal":{"name":"2016 IEEE International Electron Devices Meeting (IEDM)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Prospects of ultra-thin nanowire gated 2D-FETs for next-generation CMOS technology\",\"authors\":\"W. Cao, W. Liu, K. Banerjee\",\"doi\":\"10.1109/IEDM.2016.7838419\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Although 2D semiconductor based FETs have been predicted to be very promising for the ultimate scaling (sub-10 nm nodes) of CMOS technology [1],[2], they face two major challenges in the pathway to commercialization. One is the growth of ultra-thin and high-quality gate dielectrics (preferably high-k) on top of the pristine surfaces of 2D semiconductors, which is a fundamentally difficult task. The other involves formation of ultra-short channel/gate using advanced lithography techniques, which are, however, usually expensive and/or of low yield. Using synthesized ultra-thin core/shell nanowire to gate the 2D semiconductors could be a promising approach, which not only facilitates a lithography-free ultra-short channel formation with relative ease, but also avoids the direct growth of dielectrics on 2D materials, which can help preserve the pristine nature of the 2D channel and its outstanding properties. In this work, aided by rigorous quantum simulations, we attempt to understand and optimize this nonconventional FET structure, guided by a prototype demonstration of this device. It is found that this unique FET structure offers 2D semiconductors a promising platform, in terms of manufacturability and device performance, for next-generation CMOS technology.\",\"PeriodicalId\":186544,\"journal\":{\"name\":\"2016 IEEE International Electron Devices Meeting (IEDM)\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International Electron Devices Meeting (IEDM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IEDM.2016.7838419\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Electron Devices Meeting (IEDM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2016.7838419","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Prospects of ultra-thin nanowire gated 2D-FETs for next-generation CMOS technology
Although 2D semiconductor based FETs have been predicted to be very promising for the ultimate scaling (sub-10 nm nodes) of CMOS technology [1],[2], they face two major challenges in the pathway to commercialization. One is the growth of ultra-thin and high-quality gate dielectrics (preferably high-k) on top of the pristine surfaces of 2D semiconductors, which is a fundamentally difficult task. The other involves formation of ultra-short channel/gate using advanced lithography techniques, which are, however, usually expensive and/or of low yield. Using synthesized ultra-thin core/shell nanowire to gate the 2D semiconductors could be a promising approach, which not only facilitates a lithography-free ultra-short channel formation with relative ease, but also avoids the direct growth of dielectrics on 2D materials, which can help preserve the pristine nature of the 2D channel and its outstanding properties. In this work, aided by rigorous quantum simulations, we attempt to understand and optimize this nonconventional FET structure, guided by a prototype demonstration of this device. It is found that this unique FET structure offers 2D semiconductors a promising platform, in terms of manufacturability and device performance, for next-generation CMOS technology.