高k双层电介质的可靠性研究

Faranak Fathi Aghdam, H. Liao
{"title":"高k双层电介质的可靠性研究","authors":"Faranak Fathi Aghdam, H. Liao","doi":"10.1109/RAM.2017.7889746","DOIUrl":null,"url":null,"abstract":"As electronic devices get smaller, reliability issues pose new challenges due to unknown underlying physics of failure mechanisms. This necessitates the development of new reliability analysis approaches related to nano-scale devices. One of the most important nano-devices is the transistor, and it is subject to various failure mechanisms. For such devices, dielectric breakdown is the most critical failure mode and has become a major barrier for reliable circuit design in nanoscale. Due to aggressive needs for the downscaling of transistors, dielectric films are made extremely thin. This has led to adopting high permittivity (k) dielectrics as an alternative to previously widely used SiO2, in recent years. Since most time-dependent dielectric breakdown test data on high-k bi-layer stacks significantly deviate from the Weibull trend, we propose a new approach to modeling the corresponding time-to-breakdown in this paper. A marked space-time self-exciting point process is employed in modeling defect generation rate. A simulation algorithm is used to generate defects within the dielectric space, and an optimization algorithm is developed to minimize the Kullback-Leibler divergence between the empirical distributions of real and simulated data to find the best set of the parameters and predict the total time-to-failure. The novelty of the presented approach lies in using a conditional intensity for trap generation in dielectrics that is a function of the times, locations and sizes of previous defects.","PeriodicalId":138871,"journal":{"name":"2017 Annual Reliability and Maintainability Symposium (RAMS)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Reliability study on high-k bi-layer dielectrics\",\"authors\":\"Faranak Fathi Aghdam, H. Liao\",\"doi\":\"10.1109/RAM.2017.7889746\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As electronic devices get smaller, reliability issues pose new challenges due to unknown underlying physics of failure mechanisms. This necessitates the development of new reliability analysis approaches related to nano-scale devices. One of the most important nano-devices is the transistor, and it is subject to various failure mechanisms. For such devices, dielectric breakdown is the most critical failure mode and has become a major barrier for reliable circuit design in nanoscale. Due to aggressive needs for the downscaling of transistors, dielectric films are made extremely thin. This has led to adopting high permittivity (k) dielectrics as an alternative to previously widely used SiO2, in recent years. Since most time-dependent dielectric breakdown test data on high-k bi-layer stacks significantly deviate from the Weibull trend, we propose a new approach to modeling the corresponding time-to-breakdown in this paper. A marked space-time self-exciting point process is employed in modeling defect generation rate. A simulation algorithm is used to generate defects within the dielectric space, and an optimization algorithm is developed to minimize the Kullback-Leibler divergence between the empirical distributions of real and simulated data to find the best set of the parameters and predict the total time-to-failure. The novelty of the presented approach lies in using a conditional intensity for trap generation in dielectrics that is a function of the times, locations and sizes of previous defects.\",\"PeriodicalId\":138871,\"journal\":{\"name\":\"2017 Annual Reliability and Maintainability Symposium (RAMS)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 Annual Reliability and Maintainability Symposium (RAMS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RAM.2017.7889746\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Annual Reliability and Maintainability Symposium (RAMS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAM.2017.7889746","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

随着电子器件的小型化,由于未知的失效机制,可靠性问题提出了新的挑战。这就需要开发与纳米级器件相关的新的可靠性分析方法。晶体管是最重要的纳米器件之一,它受到各种失效机制的影响。对于此类器件,介质击穿是最关键的失效模式,已成为纳米级可靠电路设计的主要障碍。由于迫切需要缩小晶体管的尺寸,电介质薄膜被制作得非常薄。这导致近年来采用高介电常数(k)介电材料作为以前广泛使用的SiO2的替代品。由于高k双层电堆中大多数随时间变化的介电击穿试验数据明显偏离威布尔趋势,本文提出了一种新的模拟相应击穿时间的方法。采用标记时空自激点过程对缺陷生成率进行建模。采用模拟算法在介质空间内生成缺陷,并开发了一种优化算法,以最小化真实数据和模拟数据经验分布之间的Kullback-Leibler散度,从而找到最佳参数集并预测总失效时间。该方法的新颖之处在于,它使用了电介质中陷阱产生的条件强度,这是以前缺陷的时间、位置和大小的函数。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Reliability study on high-k bi-layer dielectrics
As electronic devices get smaller, reliability issues pose new challenges due to unknown underlying physics of failure mechanisms. This necessitates the development of new reliability analysis approaches related to nano-scale devices. One of the most important nano-devices is the transistor, and it is subject to various failure mechanisms. For such devices, dielectric breakdown is the most critical failure mode and has become a major barrier for reliable circuit design in nanoscale. Due to aggressive needs for the downscaling of transistors, dielectric films are made extremely thin. This has led to adopting high permittivity (k) dielectrics as an alternative to previously widely used SiO2, in recent years. Since most time-dependent dielectric breakdown test data on high-k bi-layer stacks significantly deviate from the Weibull trend, we propose a new approach to modeling the corresponding time-to-breakdown in this paper. A marked space-time self-exciting point process is employed in modeling defect generation rate. A simulation algorithm is used to generate defects within the dielectric space, and an optimization algorithm is developed to minimize the Kullback-Leibler divergence between the empirical distributions of real and simulated data to find the best set of the parameters and predict the total time-to-failure. The novelty of the presented approach lies in using a conditional intensity for trap generation in dielectrics that is a function of the times, locations and sizes of previous defects.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信