等离子显示面板复位放电时壁电压的测量

K.D. Park, Y. Jeung, C. G. Ryu, J.H. Choi, S.B. Kim, P. Oh, S. Jeon, E. Choi
{"title":"等离子显示面板复位放电时壁电压的测量","authors":"K.D. Park, Y. Jeung, C. G. Ryu, J.H. Choi, S.B. Kim, P. Oh, S. Jeon, E. Choi","doi":"10.1109/IVEC.2003.1286136","DOIUrl":null,"url":null,"abstract":"Summary form only given: In AC plasma display, it is very important to quantify the wall voltage induced by the wall charge accumulated on the dielectric surface. If we know the quantities of the wall voltage in each period of every sequence; reset period, address period and sustain period, then it helps us to design the optimal driving waveform for high efficiency plasma display. The purpose of this study is to experimentally investigate the exact wall voltage profiles at each period of every sequence and then provide the basic data to driving sequence designer. We develop a new method to measure the wall voltage with VDS (versatile driving simulator) system. The wall voltage has been experimentally measured at the reset period by this new method. The reset period in driving sequence of plasma display plays an important role in improvement of the display quality. All unit cells in panel is initialized and is settled to have same amount of wall charge in reset period of driving sequence, and stable initialization of wall charge state for all cells can improve the accuracy of writing discharge in address period. It is very important to know the wall voltage quantity and wall charge state for design of the optimal reset driving waveform, which enables perfect initialization.","PeriodicalId":203178,"journal":{"name":"4th IEEE International Conference on Vacuum Electronics, 2003","volume":"310 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-05-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Measurement of wall voltage in reset discharge of plasma display panel\",\"authors\":\"K.D. Park, Y. Jeung, C. G. Ryu, J.H. Choi, S.B. Kim, P. Oh, S. Jeon, E. Choi\",\"doi\":\"10.1109/IVEC.2003.1286136\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Summary form only given: In AC plasma display, it is very important to quantify the wall voltage induced by the wall charge accumulated on the dielectric surface. If we know the quantities of the wall voltage in each period of every sequence; reset period, address period and sustain period, then it helps us to design the optimal driving waveform for high efficiency plasma display. The purpose of this study is to experimentally investigate the exact wall voltage profiles at each period of every sequence and then provide the basic data to driving sequence designer. We develop a new method to measure the wall voltage with VDS (versatile driving simulator) system. The wall voltage has been experimentally measured at the reset period by this new method. The reset period in driving sequence of plasma display plays an important role in improvement of the display quality. All unit cells in panel is initialized and is settled to have same amount of wall charge in reset period of driving sequence, and stable initialization of wall charge state for all cells can improve the accuracy of writing discharge in address period. It is very important to know the wall voltage quantity and wall charge state for design of the optimal reset driving waveform, which enables perfect initialization.\",\"PeriodicalId\":203178,\"journal\":{\"name\":\"4th IEEE International Conference on Vacuum Electronics, 2003\",\"volume\":\"310 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-05-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"4th IEEE International Conference on Vacuum Electronics, 2003\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IVEC.2003.1286136\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"4th IEEE International Conference on Vacuum Electronics, 2003","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IVEC.2003.1286136","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

摘要:在交流等离子体显示中,对介电表面积聚的壁电荷所产生的壁电压进行量化是非常重要的。如果我们知道每个序列中每个周期的壁电压;通过对复位周期、寻址周期和维持周期的分析,设计出高效等离子体显示的最佳驱动波形。本研究的目的是通过实验研究每个序列各时段的准确壁电压分布,为驱动序列设计者提供基础数据。本文提出了一种利用VDS(通用驱动模拟器)系统测量壁面电压的新方法。用该方法对复位周期的壁电压进行了实验测量。等离子体显示驱动序列的复位周期对提高显示质量起着重要的作用。在驱动序列复位周期内,对面板内的所有单元电池进行初始化,使其具有相同的壁荷量,稳定初始化所有单元电池的壁荷状态,可以提高地址周期内写入放电的准确性。了解壁面电压量和壁面电荷状态对于设计最佳复位驱动波形非常重要,从而实现完美的初始化。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Measurement of wall voltage in reset discharge of plasma display panel
Summary form only given: In AC plasma display, it is very important to quantify the wall voltage induced by the wall charge accumulated on the dielectric surface. If we know the quantities of the wall voltage in each period of every sequence; reset period, address period and sustain period, then it helps us to design the optimal driving waveform for high efficiency plasma display. The purpose of this study is to experimentally investigate the exact wall voltage profiles at each period of every sequence and then provide the basic data to driving sequence designer. We develop a new method to measure the wall voltage with VDS (versatile driving simulator) system. The wall voltage has been experimentally measured at the reset period by this new method. The reset period in driving sequence of plasma display plays an important role in improvement of the display quality. All unit cells in panel is initialized and is settled to have same amount of wall charge in reset period of driving sequence, and stable initialization of wall charge state for all cells can improve the accuracy of writing discharge in address period. It is very important to know the wall voltage quantity and wall charge state for design of the optimal reset driving waveform, which enables perfect initialization.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信