基于可扩展算法的分层压缩编码器测试的模拟数据生成、传输ASIC设计

M. Kamran, S. Feng, Ji Weixing
{"title":"基于可扩展算法的分层压缩编码器测试的模拟数据生成、传输ASIC设计","authors":"M. Kamran, S. Feng, Ji Weixing","doi":"10.1109/ICICT.2005.1598627","DOIUrl":null,"url":null,"abstract":"Our paper presents the procedure of dealing with pixel data for the ASIC using scalable algorithm and effectiveness of the image data generated for the simulation and testing of Layered Image Compression Chip. Data acquiring technique from external file is not only useful for our ASIC but also very handy for any other kind of ASIC whose requirement is to get generated representing the actual input video data. Actual video data may of format BT 656, or from some other source like Philips device 7114. Our paper presents the co-design of hardware VHDL and software like C or C++ to generate the input test vectors to verify the working of first module of Chip architecture. Large input data for testing, which is nearly impossible to be put manually. The problem of data input vectors is practically encountered while designing the chip.","PeriodicalId":276741,"journal":{"name":"2005 International Conference on Information and Communication Technologies","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-08-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulated data Generation, Transfer for the Testing of Layered Compression Coder ASIC Design using Scaleable Algorithm\",\"authors\":\"M. Kamran, S. Feng, Ji Weixing\",\"doi\":\"10.1109/ICICT.2005.1598627\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Our paper presents the procedure of dealing with pixel data for the ASIC using scalable algorithm and effectiveness of the image data generated for the simulation and testing of Layered Image Compression Chip. Data acquiring technique from external file is not only useful for our ASIC but also very handy for any other kind of ASIC whose requirement is to get generated representing the actual input video data. Actual video data may of format BT 656, or from some other source like Philips device 7114. Our paper presents the co-design of hardware VHDL and software like C or C++ to generate the input test vectors to verify the working of first module of Chip architecture. Large input data for testing, which is nearly impossible to be put manually. The problem of data input vectors is practically encountered while designing the chip.\",\"PeriodicalId\":276741,\"journal\":{\"name\":\"2005 International Conference on Information and Communication Technologies\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-08-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 International Conference on Information and Communication Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICT.2005.1598627\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 International Conference on Information and Communication Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICT.2005.1598627","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了用可扩展算法处理ASIC像素数据的过程,以及所生成图像数据的有效性,用于分层图像压缩芯片的仿真和测试。从外部文件获取数据的技术不仅对我们的专用集成电路有用,而且对其他需要生成表示实际输入视频数据的专用集成电路也非常方便。实际的视频数据可能是BT 656格式,或者来自飞利浦设备7114等其他来源。本文提出了硬件VHDL与软件C或c++协同设计,生成输入测试向量,验证芯片架构第一模块的工作情况。用于测试的大量输入数据,几乎不可能手动输入。数据输入向量的问题在芯片设计中经常遇到。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Simulated data Generation, Transfer for the Testing of Layered Compression Coder ASIC Design using Scaleable Algorithm
Our paper presents the procedure of dealing with pixel data for the ASIC using scalable algorithm and effectiveness of the image data generated for the simulation and testing of Layered Image Compression Chip. Data acquiring technique from external file is not only useful for our ASIC but also very handy for any other kind of ASIC whose requirement is to get generated representing the actual input video data. Actual video data may of format BT 656, or from some other source like Philips device 7114. Our paper presents the co-design of hardware VHDL and software like C or C++ to generate the input test vectors to verify the working of first module of Chip architecture. Large input data for testing, which is nearly impossible to be put manually. The problem of data input vectors is practically encountered while designing the chip.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信