{"title":"基于可扩展算法的分层压缩编码器测试的模拟数据生成、传输ASIC设计","authors":"M. Kamran, S. Feng, Ji Weixing","doi":"10.1109/ICICT.2005.1598627","DOIUrl":null,"url":null,"abstract":"Our paper presents the procedure of dealing with pixel data for the ASIC using scalable algorithm and effectiveness of the image data generated for the simulation and testing of Layered Image Compression Chip. Data acquiring technique from external file is not only useful for our ASIC but also very handy for any other kind of ASIC whose requirement is to get generated representing the actual input video data. Actual video data may of format BT 656, or from some other source like Philips device 7114. Our paper presents the co-design of hardware VHDL and software like C or C++ to generate the input test vectors to verify the working of first module of Chip architecture. Large input data for testing, which is nearly impossible to be put manually. The problem of data input vectors is practically encountered while designing the chip.","PeriodicalId":276741,"journal":{"name":"2005 International Conference on Information and Communication Technologies","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-08-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Simulated data Generation, Transfer for the Testing of Layered Compression Coder ASIC Design using Scaleable Algorithm\",\"authors\":\"M. Kamran, S. Feng, Ji Weixing\",\"doi\":\"10.1109/ICICT.2005.1598627\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Our paper presents the procedure of dealing with pixel data for the ASIC using scalable algorithm and effectiveness of the image data generated for the simulation and testing of Layered Image Compression Chip. Data acquiring technique from external file is not only useful for our ASIC but also very handy for any other kind of ASIC whose requirement is to get generated representing the actual input video data. Actual video data may of format BT 656, or from some other source like Philips device 7114. Our paper presents the co-design of hardware VHDL and software like C or C++ to generate the input test vectors to verify the working of first module of Chip architecture. Large input data for testing, which is nearly impossible to be put manually. The problem of data input vectors is practically encountered while designing the chip.\",\"PeriodicalId\":276741,\"journal\":{\"name\":\"2005 International Conference on Information and Communication Technologies\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-08-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 International Conference on Information and Communication Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICT.2005.1598627\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 International Conference on Information and Communication Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICT.2005.1598627","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Simulated data Generation, Transfer for the Testing of Layered Compression Coder ASIC Design using Scaleable Algorithm
Our paper presents the procedure of dealing with pixel data for the ASIC using scalable algorithm and effectiveness of the image data generated for the simulation and testing of Layered Image Compression Chip. Data acquiring technique from external file is not only useful for our ASIC but also very handy for any other kind of ASIC whose requirement is to get generated representing the actual input video data. Actual video data may of format BT 656, or from some other source like Philips device 7114. Our paper presents the co-design of hardware VHDL and software like C or C++ to generate the input test vectors to verify the working of first module of Chip architecture. Large input data for testing, which is nearly impossible to be put manually. The problem of data input vectors is practically encountered while designing the chip.