一种用于业务质量管理的ATM流量分类器的FPGA实现

S. Holgado, S. López-Buedo, A. Pearmain
{"title":"一种用于业务质量管理的ATM流量分类器的FPGA实现","authors":"S. Holgado, S. López-Buedo, A. Pearmain","doi":"10.1109/MELCON.2000.880404","DOIUrl":null,"url":null,"abstract":"One of the main problems in modern broadband networks is the variation of quality of service (QoS) that can occur. A very common technology used for broadband networks is ATM (asynchronous transfer mode). ATM can offer QoS guarantees for a number of different traffic classes. In an ATM switch it is possible to discard low-priority cells when the buffer is full. This can be done using logic implemented on a FPGA (field programmable gate array) chip, used because of its flexibility and easy re-configuration. This paper presents the FPGA implementation of an ATM cell priority classifier, which can be used in QoS management. The circuit directly receives a 155 Mbps ATM serial stream from a physical medium device, and performs cell delineation, serial to parallel conversion and classification according to the cell loss priority (CLP) bit. It has been implemented on a Xilinx Virtex XCV50PQ240-6 FPGA occupying 8252 equivalent gates. Simulation results show that the circuit can directly process a 155 Mbps ATM stream.","PeriodicalId":151424,"journal":{"name":"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"FPGA implementation of an ATM traffic classifier for quality of service management\",\"authors\":\"S. Holgado, S. López-Buedo, A. Pearmain\",\"doi\":\"10.1109/MELCON.2000.880404\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"One of the main problems in modern broadband networks is the variation of quality of service (QoS) that can occur. A very common technology used for broadband networks is ATM (asynchronous transfer mode). ATM can offer QoS guarantees for a number of different traffic classes. In an ATM switch it is possible to discard low-priority cells when the buffer is full. This can be done using logic implemented on a FPGA (field programmable gate array) chip, used because of its flexibility and easy re-configuration. This paper presents the FPGA implementation of an ATM cell priority classifier, which can be used in QoS management. The circuit directly receives a 155 Mbps ATM serial stream from a physical medium device, and performs cell delineation, serial to parallel conversion and classification according to the cell loss priority (CLP) bit. It has been implemented on a Xilinx Virtex XCV50PQ240-6 FPGA occupying 8252 equivalent gates. Simulation results show that the circuit can directly process a 155 Mbps ATM stream.\",\"PeriodicalId\":151424,\"journal\":{\"name\":\"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-05-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MELCON.2000.880404\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2000 10th Mediterranean Electrotechnical Conference. Information Technology and Electrotechnology for the Mediterranean Countries. Proceedings. MeleCon 2000 (Cat. No.00CH37099)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MELCON.2000.880404","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

现代宽带网络的主要问题之一是可能出现的服务质量(QoS)变化。用于宽带网络的一种非常常见的技术是ATM(异步传输模式)。ATM可以为许多不同的流量类别提供QoS保证。在ATM交换机中,当缓冲区已满时,可以丢弃低优先级的单元。这可以使用FPGA(现场可编程门阵列)芯片上实现的逻辑来完成,因为它的灵活性和易于重新配置。提出了一种可用于QoS管理的ATM小区优先级分类器的FPGA实现方法。该电路直接接收来自物理介质设备的155 Mbps ATM串行流,并根据单元丢失优先级(CLP)位进行单元划分、串行到并行转换和分类。它已在Xilinx Virtex XCV50PQ240-6 FPGA上实现,占用8252个等效门。仿真结果表明,该电路可以直接处理155mbps的ATM流。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA implementation of an ATM traffic classifier for quality of service management
One of the main problems in modern broadband networks is the variation of quality of service (QoS) that can occur. A very common technology used for broadband networks is ATM (asynchronous transfer mode). ATM can offer QoS guarantees for a number of different traffic classes. In an ATM switch it is possible to discard low-priority cells when the buffer is full. This can be done using logic implemented on a FPGA (field programmable gate array) chip, used because of its flexibility and easy re-configuration. This paper presents the FPGA implementation of an ATM cell priority classifier, which can be used in QoS management. The circuit directly receives a 155 Mbps ATM serial stream from a physical medium device, and performs cell delineation, serial to parallel conversion and classification according to the cell loss priority (CLP) bit. It has been implemented on a Xilinx Virtex XCV50PQ240-6 FPGA occupying 8252 equivalent gates. Simulation results show that the circuit can directly process a 155 Mbps ATM stream.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信