{"title":"基于fpga的低成本数据采集系统中精确帧交错采样的实现","authors":"A. Afaneh, He Yin, A. Kalashnikov","doi":"10.1109/IDAACS.2011.6072703","DOIUrl":null,"url":null,"abstract":"Interleaved sampling is used by major DSO vendors for acquisition of periodic waveforms to increase the equivalent sampling frequency. These instruments use advanced proprietary solutions that are not applicable to low cost instrumentation easily. Accurate frame interleaved sampling becomes applicable when the waveform of interest can be excited at will, and requires these excitations to be delayed by a certain amount in relation to the ADC clock. An implementation of this mode using DCMs readily available in Xilinx FPGAs is described. The developed instrument cost about two orders of magnitude less than the real time DSO used for comparison, but nevertheless provided much better resolution of the acquired pulse responses at the tolerable expense of the increased measurement time.","PeriodicalId":106306,"journal":{"name":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Implementation of accurate frame interleaved sampling in a low cost FPGA-based data acquisition system\",\"authors\":\"A. Afaneh, He Yin, A. Kalashnikov\",\"doi\":\"10.1109/IDAACS.2011.6072703\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Interleaved sampling is used by major DSO vendors for acquisition of periodic waveforms to increase the equivalent sampling frequency. These instruments use advanced proprietary solutions that are not applicable to low cost instrumentation easily. Accurate frame interleaved sampling becomes applicable when the waveform of interest can be excited at will, and requires these excitations to be delayed by a certain amount in relation to the ADC clock. An implementation of this mode using DCMs readily available in Xilinx FPGAs is described. The developed instrument cost about two orders of magnitude less than the real time DSO used for comparison, but nevertheless provided much better resolution of the acquired pulse responses at the tolerable expense of the increased measurement time.\",\"PeriodicalId\":106306,\"journal\":{\"name\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDAACS.2011.6072703\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDAACS.2011.6072703","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of accurate frame interleaved sampling in a low cost FPGA-based data acquisition system
Interleaved sampling is used by major DSO vendors for acquisition of periodic waveforms to increase the equivalent sampling frequency. These instruments use advanced proprietary solutions that are not applicable to low cost instrumentation easily. Accurate frame interleaved sampling becomes applicable when the waveform of interest can be excited at will, and requires these excitations to be delayed by a certain amount in relation to the ADC clock. An implementation of this mode using DCMs readily available in Xilinx FPGAs is described. The developed instrument cost about two orders of magnitude less than the real time DSO used for comparison, but nevertheless provided much better resolution of the acquired pulse responses at the tolerable expense of the increased measurement time.