基于fpga的低成本数据采集系统中精确帧交错采样的实现

A. Afaneh, He Yin, A. Kalashnikov
{"title":"基于fpga的低成本数据采集系统中精确帧交错采样的实现","authors":"A. Afaneh, He Yin, A. Kalashnikov","doi":"10.1109/IDAACS.2011.6072703","DOIUrl":null,"url":null,"abstract":"Interleaved sampling is used by major DSO vendors for acquisition of periodic waveforms to increase the equivalent sampling frequency. These instruments use advanced proprietary solutions that are not applicable to low cost instrumentation easily. Accurate frame interleaved sampling becomes applicable when the waveform of interest can be excited at will, and requires these excitations to be delayed by a certain amount in relation to the ADC clock. An implementation of this mode using DCMs readily available in Xilinx FPGAs is described. The developed instrument cost about two orders of magnitude less than the real time DSO used for comparison, but nevertheless provided much better resolution of the acquired pulse responses at the tolerable expense of the increased measurement time.","PeriodicalId":106306,"journal":{"name":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Implementation of accurate frame interleaved sampling in a low cost FPGA-based data acquisition system\",\"authors\":\"A. Afaneh, He Yin, A. Kalashnikov\",\"doi\":\"10.1109/IDAACS.2011.6072703\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Interleaved sampling is used by major DSO vendors for acquisition of periodic waveforms to increase the equivalent sampling frequency. These instruments use advanced proprietary solutions that are not applicable to low cost instrumentation easily. Accurate frame interleaved sampling becomes applicable when the waveform of interest can be excited at will, and requires these excitations to be delayed by a certain amount in relation to the ADC clock. An implementation of this mode using DCMs readily available in Xilinx FPGAs is described. The developed instrument cost about two orders of magnitude less than the real time DSO used for comparison, but nevertheless provided much better resolution of the acquired pulse responses at the tolerable expense of the increased measurement time.\",\"PeriodicalId\":106306,\"journal\":{\"name\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDAACS.2011.6072703\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDAACS.2011.6072703","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

交错采样被主要的DSO供应商用于获取周期波形以提高等效采样频率。这些仪器采用先进的专有解决方案,不容易适用于低成本仪器。当感兴趣的波形可以随意激发,并且要求这些激励相对于ADC时钟有一定的延迟时,精确的帧交错采样就适用了。本文描述了使用Xilinx fpga中现成的dcm实现该模式。所开发的仪器的成本比用于比较的实时DSO大约低两个数量级,但在增加测量时间的可容忍代价下,仍然提供了获得的脉冲响应的更好分辨率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Implementation of accurate frame interleaved sampling in a low cost FPGA-based data acquisition system
Interleaved sampling is used by major DSO vendors for acquisition of periodic waveforms to increase the equivalent sampling frequency. These instruments use advanced proprietary solutions that are not applicable to low cost instrumentation easily. Accurate frame interleaved sampling becomes applicable when the waveform of interest can be excited at will, and requires these excitations to be delayed by a certain amount in relation to the ADC clock. An implementation of this mode using DCMs readily available in Xilinx FPGAs is described. The developed instrument cost about two orders of magnitude less than the real time DSO used for comparison, but nevertheless provided much better resolution of the acquired pulse responses at the tolerable expense of the increased measurement time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信