{"title":"CMOS APS ASIC测试与评估","authors":"S. Moussa, T. Elkhatib, H. Haddara, H. Ragaie","doi":"10.1109/ICEEC.2004.1374494","DOIUrl":null,"url":null,"abstract":"An ASIC CMOS image Active Pixel Sensor (APS) with combined linear and logarithmic modes of operation is presented. The chip consists of a 64 x 64 pixel array, together with its digital control and timing circuits. Test structures including individual photodiodes and pixels are also integrated for characterization purpose. The chip features selectable linear and logarithmic modes of operation, digitally controlled integration time, and correlated double sampling (CDS) circuit for readout. The chip was designed and fabricated using a 0.6 μm CMOS process. The experimental results obtainedfrom the chip are presented in this paper.","PeriodicalId":180043,"journal":{"name":"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"CMOS APS ASIC testing and evaluation\",\"authors\":\"S. Moussa, T. Elkhatib, H. Haddara, H. Ragaie\",\"doi\":\"10.1109/ICEEC.2004.1374494\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An ASIC CMOS image Active Pixel Sensor (APS) with combined linear and logarithmic modes of operation is presented. The chip consists of a 64 x 64 pixel array, together with its digital control and timing circuits. Test structures including individual photodiodes and pixels are also integrated for characterization purpose. The chip features selectable linear and logarithmic modes of operation, digitally controlled integration time, and correlated double sampling (CDS) circuit for readout. The chip was designed and fabricated using a 0.6 μm CMOS process. The experimental results obtainedfrom the chip are presented in this paper.\",\"PeriodicalId\":180043,\"journal\":{\"name\":\"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-09-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEC.2004.1374494\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEC.2004.1374494","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An ASIC CMOS image Active Pixel Sensor (APS) with combined linear and logarithmic modes of operation is presented. The chip consists of a 64 x 64 pixel array, together with its digital control and timing circuits. Test structures including individual photodiodes and pixels are also integrated for characterization purpose. The chip features selectable linear and logarithmic modes of operation, digitally controlled integration time, and correlated double sampling (CDS) circuit for readout. The chip was designed and fabricated using a 0.6 μm CMOS process. The experimental results obtainedfrom the chip are presented in this paper.