CMOS APS ASIC测试与评估

S. Moussa, T. Elkhatib, H. Haddara, H. Ragaie
{"title":"CMOS APS ASIC测试与评估","authors":"S. Moussa, T. Elkhatib, H. Haddara, H. Ragaie","doi":"10.1109/ICEEC.2004.1374494","DOIUrl":null,"url":null,"abstract":"An ASIC CMOS image Active Pixel Sensor (APS) with combined linear and logarithmic modes of operation is presented. The chip consists of a 64 x 64 pixel array, together with its digital control and timing circuits. Test structures including individual photodiodes and pixels are also integrated for characterization purpose. The chip features selectable linear and logarithmic modes of operation, digitally controlled integration time, and correlated double sampling (CDS) circuit for readout. The chip was designed and fabricated using a 0.6 μm CMOS process. The experimental results obtainedfrom the chip are presented in this paper.","PeriodicalId":180043,"journal":{"name":"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-09-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"CMOS APS ASIC testing and evaluation\",\"authors\":\"S. Moussa, T. Elkhatib, H. Haddara, H. Ragaie\",\"doi\":\"10.1109/ICEEC.2004.1374494\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An ASIC CMOS image Active Pixel Sensor (APS) with combined linear and logarithmic modes of operation is presented. The chip consists of a 64 x 64 pixel array, together with its digital control and timing circuits. Test structures including individual photodiodes and pixels are also integrated for characterization purpose. The chip features selectable linear and logarithmic modes of operation, digitally controlled integration time, and correlated double sampling (CDS) circuit for readout. The chip was designed and fabricated using a 0.6 μm CMOS process. The experimental results obtainedfrom the chip are presented in this paper.\",\"PeriodicalId\":180043,\"journal\":{\"name\":\"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-09-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEEC.2004.1374494\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on Electrical, Electronic and Computer Engineering, 2004. ICEEC '04.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEEC.2004.1374494","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种结合线性和对数工作模式的ASIC CMOS图像有源像素传感器(APS)。该芯片由一个64 × 64像素阵列以及数字控制和定时电路组成。测试结构包括单独的光电二极管和像素也集成为表征目的。该芯片具有可选择的线性和对数操作模式,数字控制的集成时间,以及相关的双采样(CDS)读出电路。该芯片采用0.6 μm CMOS工艺设计制作。本文给出了该芯片的实验结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
CMOS APS ASIC testing and evaluation
An ASIC CMOS image Active Pixel Sensor (APS) with combined linear and logarithmic modes of operation is presented. The chip consists of a 64 x 64 pixel array, together with its digital control and timing circuits. Test structures including individual photodiodes and pixels are also integrated for characterization purpose. The chip features selectable linear and logarithmic modes of operation, digitally controlled integration time, and correlated double sampling (CDS) circuit for readout. The chip was designed and fabricated using a 0.6 μm CMOS process. The experimental results obtainedfrom the chip are presented in this paper.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信