Zhu Shi, Yanpeng Zhao, B. Yang, Fei Yin, Bin Wang, Wenping Liu
{"title":"一种用于40nm延迟锁相环的高性能电荷泵","authors":"Zhu Shi, Yanpeng Zhao, B. Yang, Fei Yin, Bin Wang, Wenping Liu","doi":"10.1109/IMCEC51613.2021.9482000","DOIUrl":null,"url":null,"abstract":"A highly current matched charge pump (CP) is proposed to improve the precision of the output clock for a delay-locked loop (DLL). The presented CP based on source-switched structure achieves good matching of charging and discharging currents over a broad dynamic range by introducing a novel rail-to-rail operational amplifier. The stable output voltage of the modified charge pump dramatically reduces the jitter of all output clocks in the locking state. Simulation results at a 1.2V supply voltage and a 40 nm COMS technology demonstrate the maximum mismatching ratio of charging and discharging currents decreases from 26.3% to 5.4% over the operating range of 0.2~1V. Furthermore, compared with the conventional charge pump, the maximum reduction magnitude of jitter for the related output clock is as much as 74.3% at the reference input clock of 1GHz.","PeriodicalId":240400,"journal":{"name":"2021 IEEE 4th Advanced Information Management, Communicates, Electronic and Automation Control Conference (IMCEC)","volume":"141 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A High-performance Charge Pump for 40 nm Delay Locked Loops\",\"authors\":\"Zhu Shi, Yanpeng Zhao, B. Yang, Fei Yin, Bin Wang, Wenping Liu\",\"doi\":\"10.1109/IMCEC51613.2021.9482000\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A highly current matched charge pump (CP) is proposed to improve the precision of the output clock for a delay-locked loop (DLL). The presented CP based on source-switched structure achieves good matching of charging and discharging currents over a broad dynamic range by introducing a novel rail-to-rail operational amplifier. The stable output voltage of the modified charge pump dramatically reduces the jitter of all output clocks in the locking state. Simulation results at a 1.2V supply voltage and a 40 nm COMS technology demonstrate the maximum mismatching ratio of charging and discharging currents decreases from 26.3% to 5.4% over the operating range of 0.2~1V. Furthermore, compared with the conventional charge pump, the maximum reduction magnitude of jitter for the related output clock is as much as 74.3% at the reference input clock of 1GHz.\",\"PeriodicalId\":240400,\"journal\":{\"name\":\"2021 IEEE 4th Advanced Information Management, Communicates, Electronic and Automation Control Conference (IMCEC)\",\"volume\":\"141 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-06-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 4th Advanced Information Management, Communicates, Electronic and Automation Control Conference (IMCEC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMCEC51613.2021.9482000\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 4th Advanced Information Management, Communicates, Electronic and Automation Control Conference (IMCEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMCEC51613.2021.9482000","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A High-performance Charge Pump for 40 nm Delay Locked Loops
A highly current matched charge pump (CP) is proposed to improve the precision of the output clock for a delay-locked loop (DLL). The presented CP based on source-switched structure achieves good matching of charging and discharging currents over a broad dynamic range by introducing a novel rail-to-rail operational amplifier. The stable output voltage of the modified charge pump dramatically reduces the jitter of all output clocks in the locking state. Simulation results at a 1.2V supply voltage and a 40 nm COMS technology demonstrate the maximum mismatching ratio of charging and discharging currents decreases from 26.3% to 5.4% over the operating range of 0.2~1V. Furthermore, compared with the conventional charge pump, the maximum reduction magnitude of jitter for the related output clock is as much as 74.3% at the reference input clock of 1GHz.