单片混合可重构多处理器信号处理系统的开发和第一阶段实验样机验证

Xiaohui Zhao, J. Heath, P. Maxwell, A. Tan, C. Fernando
{"title":"单片混合可重构多处理器信号处理系统的开发和第一阶段实验样机验证","authors":"Xiaohui Zhao, J. Heath, P. Maxwell, A. Tan, C. Fernando","doi":"10.1109/SSST.2004.1295692","DOIUrl":null,"url":null,"abstract":"A previously proposed parallel and scalable hybrid data/command driven architecture (HDCA) was dynamic/reconfigurable at defined \"application\" and \"node\" levels only and was to be implemented with multiple chips. The HDCA is now being developed and experimentally verified as a versatile high performance fault tolerant single-chip multiprocessor computer system-on-chip (SoC) that can execute a wide range of real-time and/or non-real-time signal processing and other applications. It is now being developed to be dynamic/reconfigurable at three levels: the \"application\", \"node\", and \"processor architecture\" levels. A three-phase final prototype development process is being utilized for a complete HDCA SoC. Each phase includes addition and validation of functionality to allow the architecture to be fully dynamic/reconfigurable, in sequence, at the application, node, and processor architecture levels. Experimental hardware prototype testing results are shown for a first-phase prototype of the HDCA. Experimental hardware prototype testing results illustrate that the single-chip first-phase HDCA prototype is able to achieve its functional goal of being able to correctly execute, in a parallel manner, applications described by process flow graphs of different topologies using a heterogeneous mix of processors.","PeriodicalId":309617,"journal":{"name":"Thirty-Sixth Southeastern Symposium on System Theory, 2004. Proceedings of the","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2004-09-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Development and first-phase experimental prototype validation of a single-chip hybrid and reconfigurable multiprocessor signal processor system\",\"authors\":\"Xiaohui Zhao, J. Heath, P. Maxwell, A. Tan, C. Fernando\",\"doi\":\"10.1109/SSST.2004.1295692\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A previously proposed parallel and scalable hybrid data/command driven architecture (HDCA) was dynamic/reconfigurable at defined \\\"application\\\" and \\\"node\\\" levels only and was to be implemented with multiple chips. The HDCA is now being developed and experimentally verified as a versatile high performance fault tolerant single-chip multiprocessor computer system-on-chip (SoC) that can execute a wide range of real-time and/or non-real-time signal processing and other applications. It is now being developed to be dynamic/reconfigurable at three levels: the \\\"application\\\", \\\"node\\\", and \\\"processor architecture\\\" levels. A three-phase final prototype development process is being utilized for a complete HDCA SoC. Each phase includes addition and validation of functionality to allow the architecture to be fully dynamic/reconfigurable, in sequence, at the application, node, and processor architecture levels. Experimental hardware prototype testing results are shown for a first-phase prototype of the HDCA. Experimental hardware prototype testing results illustrate that the single-chip first-phase HDCA prototype is able to achieve its functional goal of being able to correctly execute, in a parallel manner, applications described by process flow graphs of different topologies using a heterogeneous mix of processors.\",\"PeriodicalId\":309617,\"journal\":{\"name\":\"Thirty-Sixth Southeastern Symposium on System Theory, 2004. Proceedings of the\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-09-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Thirty-Sixth Southeastern Symposium on System Theory, 2004. Proceedings of the\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SSST.2004.1295692\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Thirty-Sixth Southeastern Symposium on System Theory, 2004. Proceedings of the","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSST.2004.1295692","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

先前提出的并行和可扩展的混合数据/命令驱动架构(HDCA)仅在定义的“应用”和“节点”级别上是动态/可重构的,并且可以用多个芯片实现。HDCA目前正在开发和实验验证中,作为一种多功能高性能容错单芯片多处理器计算机片上系统(SoC),可以执行广泛的实时和/或非实时信号处理和其他应用。它现在被开发成在三个层次上是动态/可重构的:“应用程序”、“节点”和“处理器架构”层次。一个完整的HDCA SoC采用了三个阶段的最终原型开发过程。每个阶段都包括功能的添加和验证,以允许体系结构在应用程序、节点和处理器体系结构级别上按顺序完全动态/可重构。给出了HDCA第一阶段样机的硬件样机实验测试结果。实验硬件原型测试结果表明,单芯片第一阶段HDCA原型能够实现其功能目标,即能够使用异构混合处理器以并行方式正确执行由不同拓扑的流程流程图描述的应用程序。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Development and first-phase experimental prototype validation of a single-chip hybrid and reconfigurable multiprocessor signal processor system
A previously proposed parallel and scalable hybrid data/command driven architecture (HDCA) was dynamic/reconfigurable at defined "application" and "node" levels only and was to be implemented with multiple chips. The HDCA is now being developed and experimentally verified as a versatile high performance fault tolerant single-chip multiprocessor computer system-on-chip (SoC) that can execute a wide range of real-time and/or non-real-time signal processing and other applications. It is now being developed to be dynamic/reconfigurable at three levels: the "application", "node", and "processor architecture" levels. A three-phase final prototype development process is being utilized for a complete HDCA SoC. Each phase includes addition and validation of functionality to allow the architecture to be fully dynamic/reconfigurable, in sequence, at the application, node, and processor architecture levels. Experimental hardware prototype testing results are shown for a first-phase prototype of the HDCA. Experimental hardware prototype testing results illustrate that the single-chip first-phase HDCA prototype is able to achieve its functional goal of being able to correctly execute, in a parallel manner, applications described by process flow graphs of different topologies using a heterogeneous mix of processors.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信