{"title":"基于分解树的组合电路测试集压缩程序","authors":"V. Andreeva","doi":"10.1109/EWDTS.2011.6116596","DOIUrl":null,"url":null,"abstract":"In this paper a procedure of compaction a test set for combinational circuits is considered. The compaction procedure is oriented to a test set that represented as set of test cubes. The main idea of compaction a test cubes is to find all maximally compatible subsets by constructing decomposition tree. An irredundant cover of test cubes by all maximally compatible subsets allows finding minimal or close to minimal size of test pattern setting. Experimental results for benchmark circuits demonstrate the efficiency of the suggested compaction procedure.","PeriodicalId":339676,"journal":{"name":"2011 9th East-West Design & Test Symposium (EWDTS)","volume":"57 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-09-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Test set compaction procedure for combinational circuits based on decomposition tree\",\"authors\":\"V. Andreeva\",\"doi\":\"10.1109/EWDTS.2011.6116596\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper a procedure of compaction a test set for combinational circuits is considered. The compaction procedure is oriented to a test set that represented as set of test cubes. The main idea of compaction a test cubes is to find all maximally compatible subsets by constructing decomposition tree. An irredundant cover of test cubes by all maximally compatible subsets allows finding minimal or close to minimal size of test pattern setting. Experimental results for benchmark circuits demonstrate the efficiency of the suggested compaction procedure.\",\"PeriodicalId\":339676,\"journal\":{\"name\":\"2011 9th East-West Design & Test Symposium (EWDTS)\",\"volume\":\"57 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-09-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 9th East-West Design & Test Symposium (EWDTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EWDTS.2011.6116596\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 9th East-West Design & Test Symposium (EWDTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EWDTS.2011.6116596","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Test set compaction procedure for combinational circuits based on decomposition tree
In this paper a procedure of compaction a test set for combinational circuits is considered. The compaction procedure is oriented to a test set that represented as set of test cubes. The main idea of compaction a test cubes is to find all maximally compatible subsets by constructing decomposition tree. An irredundant cover of test cubes by all maximally compatible subsets allows finding minimal or close to minimal size of test pattern setting. Experimental results for benchmark circuits demonstrate the efficiency of the suggested compaction procedure.