{"title":"电源降噪的时钟树后优化","authors":"Y. Kaplan, S. Wimer","doi":"10.1109/EEEI.2012.6377136","DOIUrl":null,"url":null,"abstract":"The voltage drop incurred in the power supply in today's VLSI chips to is a major concern known as power-supply noise. In sub one-volt supply voltage, noise of very few hundreds millivolts causes circuit malfunction. The reason for power supply noise is the fast and simultaneous transistor switching. While the logic signal switching is spread across the entire clock cycle, the switching of the clock tree and the sequential circuits are occurring simultaneously, causing high local current peaks. The clock related transistor switching is the primary contributor to power supply noise. This paper proposes to spread the switching of clock tree drivers in an attempt to reduce the peak-current, while maintaining the clock signal quality and low skew at the far end tree's leaves where the sequential circuits are connected. A methodology of cell switching characterization was developed for fast computation of peak-current and other signals parameters. This computation is embedded in a branch and bound tree traversal. We propose a novel optimization algorithm based on clock tree delay-invariant branch transformation, replacing low-threshold by high-threshold and smaller size drivers. The algorithm was implemented in 40 nanometers design. We achieved a reduction of 50% of clock-tree peak-current.","PeriodicalId":177385,"journal":{"name":"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Post optimization of a clock tree for power supply noise reduction\",\"authors\":\"Y. Kaplan, S. Wimer\",\"doi\":\"10.1109/EEEI.2012.6377136\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The voltage drop incurred in the power supply in today's VLSI chips to is a major concern known as power-supply noise. In sub one-volt supply voltage, noise of very few hundreds millivolts causes circuit malfunction. The reason for power supply noise is the fast and simultaneous transistor switching. While the logic signal switching is spread across the entire clock cycle, the switching of the clock tree and the sequential circuits are occurring simultaneously, causing high local current peaks. The clock related transistor switching is the primary contributor to power supply noise. This paper proposes to spread the switching of clock tree drivers in an attempt to reduce the peak-current, while maintaining the clock signal quality and low skew at the far end tree's leaves where the sequential circuits are connected. A methodology of cell switching characterization was developed for fast computation of peak-current and other signals parameters. This computation is embedded in a branch and bound tree traversal. We propose a novel optimization algorithm based on clock tree delay-invariant branch transformation, replacing low-threshold by high-threshold and smaller size drivers. The algorithm was implemented in 40 nanometers design. We achieved a reduction of 50% of clock-tree peak-current.\",\"PeriodicalId\":177385,\"journal\":{\"name\":\"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EEEI.2012.6377136\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EEEI.2012.6377136","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Post optimization of a clock tree for power supply noise reduction
The voltage drop incurred in the power supply in today's VLSI chips to is a major concern known as power-supply noise. In sub one-volt supply voltage, noise of very few hundreds millivolts causes circuit malfunction. The reason for power supply noise is the fast and simultaneous transistor switching. While the logic signal switching is spread across the entire clock cycle, the switching of the clock tree and the sequential circuits are occurring simultaneously, causing high local current peaks. The clock related transistor switching is the primary contributor to power supply noise. This paper proposes to spread the switching of clock tree drivers in an attempt to reduce the peak-current, while maintaining the clock signal quality and low skew at the far end tree's leaves where the sequential circuits are connected. A methodology of cell switching characterization was developed for fast computation of peak-current and other signals parameters. This computation is embedded in a branch and bound tree traversal. We propose a novel optimization algorithm based on clock tree delay-invariant branch transformation, replacing low-threshold by high-threshold and smaller size drivers. The algorithm was implemented in 40 nanometers design. We achieved a reduction of 50% of clock-tree peak-current.