电源降噪的时钟树后优化

Y. Kaplan, S. Wimer
{"title":"电源降噪的时钟树后优化","authors":"Y. Kaplan, S. Wimer","doi":"10.1109/EEEI.2012.6377136","DOIUrl":null,"url":null,"abstract":"The voltage drop incurred in the power supply in today's VLSI chips to is a major concern known as power-supply noise. In sub one-volt supply voltage, noise of very few hundreds millivolts causes circuit malfunction. The reason for power supply noise is the fast and simultaneous transistor switching. While the logic signal switching is spread across the entire clock cycle, the switching of the clock tree and the sequential circuits are occurring simultaneously, causing high local current peaks. The clock related transistor switching is the primary contributor to power supply noise. This paper proposes to spread the switching of clock tree drivers in an attempt to reduce the peak-current, while maintaining the clock signal quality and low skew at the far end tree's leaves where the sequential circuits are connected. A methodology of cell switching characterization was developed for fast computation of peak-current and other signals parameters. This computation is embedded in a branch and bound tree traversal. We propose a novel optimization algorithm based on clock tree delay-invariant branch transformation, replacing low-threshold by high-threshold and smaller size drivers. The algorithm was implemented in 40 nanometers design. We achieved a reduction of 50% of clock-tree peak-current.","PeriodicalId":177385,"journal":{"name":"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Post optimization of a clock tree for power supply noise reduction\",\"authors\":\"Y. Kaplan, S. Wimer\",\"doi\":\"10.1109/EEEI.2012.6377136\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The voltage drop incurred in the power supply in today's VLSI chips to is a major concern known as power-supply noise. In sub one-volt supply voltage, noise of very few hundreds millivolts causes circuit malfunction. The reason for power supply noise is the fast and simultaneous transistor switching. While the logic signal switching is spread across the entire clock cycle, the switching of the clock tree and the sequential circuits are occurring simultaneously, causing high local current peaks. The clock related transistor switching is the primary contributor to power supply noise. This paper proposes to spread the switching of clock tree drivers in an attempt to reduce the peak-current, while maintaining the clock signal quality and low skew at the far end tree's leaves where the sequential circuits are connected. A methodology of cell switching characterization was developed for fast computation of peak-current and other signals parameters. This computation is embedded in a branch and bound tree traversal. We propose a novel optimization algorithm based on clock tree delay-invariant branch transformation, replacing low-threshold by high-threshold and smaller size drivers. The algorithm was implemented in 40 nanometers design. We achieved a reduction of 50% of clock-tree peak-current.\",\"PeriodicalId\":177385,\"journal\":{\"name\":\"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EEEI.2012.6377136\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 27th Convention of Electrical and Electronics Engineers in Israel","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EEEI.2012.6377136","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在当今的VLSI芯片中,电源中产生的电压降是一个主要的问题,称为电源噪声。在低于一伏的供电电压下,几百毫伏的噪声就会引起电路故障。电源噪声产生的原因是晶体管的快速同时开关。当逻辑信号切换分布在整个时钟周期时,时钟树和顺序电路的切换同时发生,导致高局部电流峰值。与时钟相关的晶体管开关是电源噪声的主要来源。本文提出了扩展时钟树驱动器的开关以降低峰值电流,同时保持时钟信号质量和顺序电路连接的远端树叶的低斜度。为了快速计算峰值电流和其他信号参数,提出了一种电池开关表征方法。该计算嵌入在分支和绑定树遍历中。我们提出了一种基于时钟树延迟不变分支变换的优化算法,用高阈值和较小尺寸的驱动器取代低阈值。该算法在40纳米设计中实现。我们实现了时钟树峰值电流减少50%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Post optimization of a clock tree for power supply noise reduction
The voltage drop incurred in the power supply in today's VLSI chips to is a major concern known as power-supply noise. In sub one-volt supply voltage, noise of very few hundreds millivolts causes circuit malfunction. The reason for power supply noise is the fast and simultaneous transistor switching. While the logic signal switching is spread across the entire clock cycle, the switching of the clock tree and the sequential circuits are occurring simultaneously, causing high local current peaks. The clock related transistor switching is the primary contributor to power supply noise. This paper proposes to spread the switching of clock tree drivers in an attempt to reduce the peak-current, while maintaining the clock signal quality and low skew at the far end tree's leaves where the sequential circuits are connected. A methodology of cell switching characterization was developed for fast computation of peak-current and other signals parameters. This computation is embedded in a branch and bound tree traversal. We propose a novel optimization algorithm based on clock tree delay-invariant branch transformation, replacing low-threshold by high-threshold and smaller size drivers. The algorithm was implemented in 40 nanometers design. We achieved a reduction of 50% of clock-tree peak-current.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信