{"title":"用于动态片上网络的可重构路由器","authors":"Philipp Mahr, C. Bobda","doi":"10.1109/RSP.2010.5656341","DOIUrl":null,"url":null,"abstract":"A reconfigurable router architecture for dynamic Networks-on-Chip (DyNoC) is presented. Dynamically placed modules cover several processing elements and routers of the DyNoC. These processing elements communicate over a second communication level using direct-links between neighbouring elements. Routers covered by modules are therefore useless. In this paper, several possibilities to use the router as additional resources to enhance complexity of modules are presented. The reconfigurable router is evaluated in terms of area, speed and latencies. A case-study where the router is used as a lookup-table demonstrates the feasibility of this approach.","PeriodicalId":133782,"journal":{"name":"Proceedings of 2010 21st IEEE International Symposium on Rapid System Protyping","volume":"578 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Reconfigurable router for dynamic Networks-on-Chip\",\"authors\":\"Philipp Mahr, C. Bobda\",\"doi\":\"10.1109/RSP.2010.5656341\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A reconfigurable router architecture for dynamic Networks-on-Chip (DyNoC) is presented. Dynamically placed modules cover several processing elements and routers of the DyNoC. These processing elements communicate over a second communication level using direct-links between neighbouring elements. Routers covered by modules are therefore useless. In this paper, several possibilities to use the router as additional resources to enhance complexity of modules are presented. The reconfigurable router is evaluated in terms of area, speed and latencies. A case-study where the router is used as a lookup-table demonstrates the feasibility of this approach.\",\"PeriodicalId\":133782,\"journal\":{\"name\":\"Proceedings of 2010 21st IEEE International Symposium on Rapid System Protyping\",\"volume\":\"578 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-06-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 2010 21st IEEE International Symposium on Rapid System Protyping\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RSP.2010.5656341\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 2010 21st IEEE International Symposium on Rapid System Protyping","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RSP.2010.5656341","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Reconfigurable router for dynamic Networks-on-Chip
A reconfigurable router architecture for dynamic Networks-on-Chip (DyNoC) is presented. Dynamically placed modules cover several processing elements and routers of the DyNoC. These processing elements communicate over a second communication level using direct-links between neighbouring elements. Routers covered by modules are therefore useless. In this paper, several possibilities to use the router as additional resources to enhance complexity of modules are presented. The reconfigurable router is evaluated in terms of area, speed and latencies. A case-study where the router is used as a lookup-table demonstrates the feasibility of this approach.