{"title":"一种适用于高速数字用户线路的新型并行自适应数字滤波器结构","authors":"David C. Jones","doi":"10.1109/GLOCOM.1991.188709","DOIUrl":null,"url":null,"abstract":"A new adaptive digital filter architecture for parallel output and update computations and its application to a high-speed digital subscriber line (HDSL) equalizer prototype are described. This architecture uses an output/update multiply-accumulate (MAC) pair to compute a finite impulse response (FIR) filter output in parallel with the updating of the filter taps via the leaky LMS algorithm. The MAC pair architecture provides a more efficient structure for adaptive filtering than would the use of its two processors in a normal serial LMS implementation. A second level of parallelism allows the use of multiple MAC pairs to implement long adaptive FIR filters. The viability of this architecture is demonstrated through experimental results obtained for a 800-kb/s HDSL equalizer research prototype.<<ETX>>","PeriodicalId":343080,"journal":{"name":"IEEE Global Telecommunications Conference GLOBECOM '91: Countdown to the New Millennium. Conference Record","volume":"2 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1991-12-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A new parallel adaptive digital filter architecture for high speed digital subscriber line application\",\"authors\":\"David C. Jones\",\"doi\":\"10.1109/GLOCOM.1991.188709\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A new adaptive digital filter architecture for parallel output and update computations and its application to a high-speed digital subscriber line (HDSL) equalizer prototype are described. This architecture uses an output/update multiply-accumulate (MAC) pair to compute a finite impulse response (FIR) filter output in parallel with the updating of the filter taps via the leaky LMS algorithm. The MAC pair architecture provides a more efficient structure for adaptive filtering than would the use of its two processors in a normal serial LMS implementation. A second level of parallelism allows the use of multiple MAC pairs to implement long adaptive FIR filters. The viability of this architecture is demonstrated through experimental results obtained for a 800-kb/s HDSL equalizer research prototype.<<ETX>>\",\"PeriodicalId\":343080,\"journal\":{\"name\":\"IEEE Global Telecommunications Conference GLOBECOM '91: Countdown to the New Millennium. Conference Record\",\"volume\":\"2 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1991-12-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Global Telecommunications Conference GLOBECOM '91: Countdown to the New Millennium. Conference Record\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GLOCOM.1991.188709\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Global Telecommunications Conference GLOBECOM '91: Countdown to the New Millennium. Conference Record","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GLOCOM.1991.188709","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A new parallel adaptive digital filter architecture for high speed digital subscriber line application
A new adaptive digital filter architecture for parallel output and update computations and its application to a high-speed digital subscriber line (HDSL) equalizer prototype are described. This architecture uses an output/update multiply-accumulate (MAC) pair to compute a finite impulse response (FIR) filter output in parallel with the updating of the filter taps via the leaky LMS algorithm. The MAC pair architecture provides a more efficient structure for adaptive filtering than would the use of its two processors in a normal serial LMS implementation. A second level of parallelism allows the use of multiple MAC pairs to implement long adaptive FIR filters. The viability of this architecture is demonstrated through experimental results obtained for a 800-kb/s HDSL equalizer research prototype.<>