物联网2.4 GHz ZigBee基带收发器的APSoC架构设计

V. A. Mardiana, T. Adiono, S. Harimurti, M. Dinata, A. Mitayani, G. N. Nurkahfi
{"title":"物联网2.4 GHz ZigBee基带收发器的APSoC架构设计","authors":"V. A. Mardiana, T. Adiono, S. Harimurti, M. Dinata, A. Mitayani, G. N. Nurkahfi","doi":"10.1109/ICRAMET47453.2019.8980407","DOIUrl":null,"url":null,"abstract":"The big idea of this research is to build node design for IoT system which will integrates all required sensor and communication protocol in single chip (SoC) so that designing, integrating and also testing node system can be done in easy way. ZigBee offers many advantages to be used in IoT system, therefore in this research ZigBee chosen as communication protocol for this node design. In this paper we present ZigBee baseband transceiver design implemented in an APSoC (All Programmable System on Chip) architecture. ZigBee transceiver is firstly designed in RTL level using VHDL code, then is implemented in APSoC platform. ZigBee-APSoC system runs well with clock frequency source of 50 MHz. Verification test is carried out by comparing the result of HDL simulation in ModelSim simulator software and the output of APSoC system. Final test is conducted by firstly implementing transceiver design in Xilinx® Zynq®−7000 development board and then performing the functional test in some amount of iteration cycles. Performance of APSoC design is then analyzed for several aspects i.e. total bit error, area consumption and power consumption. Based on the final simulation, no error is found. Furthermore, the power consumption of the transmitter is less than 7 mW, while for the receiver is less than 4 mW.","PeriodicalId":273233,"journal":{"name":"2019 International Conference on Radar, Antenna, Microwave, Electronics, and Telecommunications (ICRAMET)","volume":"229 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"APSoC Architecture Design of 2.4 GHz ZigBee Baseband Transceiver for IoT Application\",\"authors\":\"V. A. Mardiana, T. Adiono, S. Harimurti, M. Dinata, A. Mitayani, G. N. Nurkahfi\",\"doi\":\"10.1109/ICRAMET47453.2019.8980407\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The big idea of this research is to build node design for IoT system which will integrates all required sensor and communication protocol in single chip (SoC) so that designing, integrating and also testing node system can be done in easy way. ZigBee offers many advantages to be used in IoT system, therefore in this research ZigBee chosen as communication protocol for this node design. In this paper we present ZigBee baseband transceiver design implemented in an APSoC (All Programmable System on Chip) architecture. ZigBee transceiver is firstly designed in RTL level using VHDL code, then is implemented in APSoC platform. ZigBee-APSoC system runs well with clock frequency source of 50 MHz. Verification test is carried out by comparing the result of HDL simulation in ModelSim simulator software and the output of APSoC system. Final test is conducted by firstly implementing transceiver design in Xilinx® Zynq®−7000 development board and then performing the functional test in some amount of iteration cycles. Performance of APSoC design is then analyzed for several aspects i.e. total bit error, area consumption and power consumption. Based on the final simulation, no error is found. Furthermore, the power consumption of the transmitter is less than 7 mW, while for the receiver is less than 4 mW.\",\"PeriodicalId\":273233,\"journal\":{\"name\":\"2019 International Conference on Radar, Antenna, Microwave, Electronics, and Telecommunications (ICRAMET)\",\"volume\":\"229 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Radar, Antenna, Microwave, Electronics, and Telecommunications (ICRAMET)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICRAMET47453.2019.8980407\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Radar, Antenna, Microwave, Electronics, and Telecommunications (ICRAMET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICRAMET47453.2019.8980407","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本研究的主要思想是为物联网系统构建节点设计,将所有所需的传感器和通信协议集成在单芯片(SoC)上,从而可以轻松地设计,集成和测试节点系统。ZigBee在物联网系统中具有许多优点,因此本研究选择ZigBee作为本节点设计的通信协议。在本文中,我们提出了在APSoC(全可编程系统芯片)架构中实现的ZigBee基带收发器设计。首先用VHDL代码在RTL级设计ZigBee收发器,然后在APSoC平台上实现。时钟频率为50mhz时,ZigBee-APSoC系统运行良好。通过将ModelSim仿真软件中的HDL仿真结果与APSoC系统的输出结果进行对比,进行验证测试。最终测试首先在Xilinx®Zynq®−7000开发板上实现收发器设计,然后在一定数量的迭代周期内进行功能测试。然后从总误码、面积消耗和功耗等几个方面分析了APSoC设计的性能。在最后的仿真中,没有发现任何误差。此外,发射器的功耗小于7兆瓦,而接收器的功耗小于4兆瓦。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
APSoC Architecture Design of 2.4 GHz ZigBee Baseband Transceiver for IoT Application
The big idea of this research is to build node design for IoT system which will integrates all required sensor and communication protocol in single chip (SoC) so that designing, integrating and also testing node system can be done in easy way. ZigBee offers many advantages to be used in IoT system, therefore in this research ZigBee chosen as communication protocol for this node design. In this paper we present ZigBee baseband transceiver design implemented in an APSoC (All Programmable System on Chip) architecture. ZigBee transceiver is firstly designed in RTL level using VHDL code, then is implemented in APSoC platform. ZigBee-APSoC system runs well with clock frequency source of 50 MHz. Verification test is carried out by comparing the result of HDL simulation in ModelSim simulator software and the output of APSoC system. Final test is conducted by firstly implementing transceiver design in Xilinx® Zynq®−7000 development board and then performing the functional test in some amount of iteration cycles. Performance of APSoC design is then analyzed for several aspects i.e. total bit error, area consumption and power consumption. Based on the final simulation, no error is found. Furthermore, the power consumption of the transmitter is less than 7 mW, while for the receiver is less than 4 mW.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信