{"title":"设计空间探索和优化基于noc的时间敏感系统","authors":"Mihkel Tagel, P. Ellervee, G. Jervan","doi":"10.1109/BEC.2010.5631145","DOIUrl":null,"url":null,"abstract":"Communication modelling and synthesis plays an important role in the design of complex network-on-chip (NoC) based timing-sensitive systems-on-chip (SoC). To guarantee timing constraints without detailed know-how of communication might lead to unexpected results. In our previous work we have proposed an approach for communication modelling and synthesis to calculate communication hard deadlines that are represented by communication delay and guide the scheduling process to take into account possible network conflicts. In this paper we combine our communication scheduling approach with global optimisation techniques to perform design space exploration and/or improvement of the synthesised schedule.","PeriodicalId":228594,"journal":{"name":"2010 12th Biennial Baltic Electronics Conference","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design space exploration and optimisation for NoC-based timing sensitive systems\",\"authors\":\"Mihkel Tagel, P. Ellervee, G. Jervan\",\"doi\":\"10.1109/BEC.2010.5631145\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Communication modelling and synthesis plays an important role in the design of complex network-on-chip (NoC) based timing-sensitive systems-on-chip (SoC). To guarantee timing constraints without detailed know-how of communication might lead to unexpected results. In our previous work we have proposed an approach for communication modelling and synthesis to calculate communication hard deadlines that are represented by communication delay and guide the scheduling process to take into account possible network conflicts. In this paper we combine our communication scheduling approach with global optimisation techniques to perform design space exploration and/or improvement of the synthesised schedule.\",\"PeriodicalId\":228594,\"journal\":{\"name\":\"2010 12th Biennial Baltic Electronics Conference\",\"volume\":\"7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 12th Biennial Baltic Electronics Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BEC.2010.5631145\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 12th Biennial Baltic Electronics Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BEC.2010.5631145","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design space exploration and optimisation for NoC-based timing sensitive systems
Communication modelling and synthesis plays an important role in the design of complex network-on-chip (NoC) based timing-sensitive systems-on-chip (SoC). To guarantee timing constraints without detailed know-how of communication might lead to unexpected results. In our previous work we have proposed an approach for communication modelling and synthesis to calculate communication hard deadlines that are represented by communication delay and guide the scheduling process to take into account possible network conflicts. In this paper we combine our communication scheduling approach with global optimisation techniques to perform design space exploration and/or improvement of the synthesised schedule.