用于IEEE 802.11a/b/g WLAN的64 db无杂散动态范围CMOS基带模拟链

M. Cha, D. Oh, Induck Choi, I. Kwon
{"title":"用于IEEE 802.11a/b/g WLAN的64 db无杂散动态范围CMOS基带模拟链","authors":"M. Cha, D. Oh, Induck Choi, I. Kwon","doi":"10.1109/RWS.2011.5725449","DOIUrl":null,"url":null,"abstract":"For the IEEE 802.11a/b/g wireless local area network (WLAN) applications, a receiver baseband analog (BBA) chain is designed. To improve performances of linearity and noise, an optimum allocation of gain and filter order of each block is performed. The fully integrated BBA chain is fabricated in 0.13µm 1-ploy 6-metal CMOS technology. The 3-dB bandwidth is tunable from 7.1MHz to 12.2MHz with digitally controlled switched capacitor array. An input-referred noise voltage (IRN) of 32.2 nV/√Hz at a gain of 60.8 dB and an input-referred third-order intercept point (IIP3) of 22.9 dBm at a gain of 0 dB are obtained. The total current consumption of the receiver BBA chain of 10 mA is obtained and the chip occupies 1.32mm2. Finally, the excellent SFDR performance of 63.9 dB is achieved.","PeriodicalId":250672,"journal":{"name":"2011 IEEE Radio and Wireless Symposium","volume":"184 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 64-dB spurious free dynamic range CMOS baseband analog chain for IEEE 802.11a/b/g WLAN\",\"authors\":\"M. Cha, D. Oh, Induck Choi, I. Kwon\",\"doi\":\"10.1109/RWS.2011.5725449\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"For the IEEE 802.11a/b/g wireless local area network (WLAN) applications, a receiver baseband analog (BBA) chain is designed. To improve performances of linearity and noise, an optimum allocation of gain and filter order of each block is performed. The fully integrated BBA chain is fabricated in 0.13µm 1-ploy 6-metal CMOS technology. The 3-dB bandwidth is tunable from 7.1MHz to 12.2MHz with digitally controlled switched capacitor array. An input-referred noise voltage (IRN) of 32.2 nV/√Hz at a gain of 60.8 dB and an input-referred third-order intercept point (IIP3) of 22.9 dBm at a gain of 0 dB are obtained. The total current consumption of the receiver BBA chain of 10 mA is obtained and the chip occupies 1.32mm2. Finally, the excellent SFDR performance of 63.9 dB is achieved.\",\"PeriodicalId\":250672,\"journal\":{\"name\":\"2011 IEEE Radio and Wireless Symposium\",\"volume\":\"184 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-03-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Radio and Wireless Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RWS.2011.5725449\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Radio and Wireless Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RWS.2011.5725449","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

针对IEEE 802.11a/b/g无线局域网(WLAN)应用,设计了一种接收基带模拟链(BBA)。为了提高线性和噪声性能,对每个模块的增益和滤波器阶数进行了优化分配。完全集成的BBA链采用0.13 μ m 1-ploy 6-metal CMOS技术制造。3db带宽可在7.1MHz至12.2MHz范围内调节,采用数字控制开关电容阵列。增益为60.8 dB时,输入参考噪声电压(IRN)为32.2 nV/√Hz;增益为0 dB时,输入参考三阶截距(IIP3)为22.9 dBm。得到接收器BBA链的总电流消耗为10ma,芯片占地1.32mm2。最后,实现了63.9 dB的优良SFDR性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 64-dB spurious free dynamic range CMOS baseband analog chain for IEEE 802.11a/b/g WLAN
For the IEEE 802.11a/b/g wireless local area network (WLAN) applications, a receiver baseband analog (BBA) chain is designed. To improve performances of linearity and noise, an optimum allocation of gain and filter order of each block is performed. The fully integrated BBA chain is fabricated in 0.13µm 1-ploy 6-metal CMOS technology. The 3-dB bandwidth is tunable from 7.1MHz to 12.2MHz with digitally controlled switched capacitor array. An input-referred noise voltage (IRN) of 32.2 nV/√Hz at a gain of 60.8 dB and an input-referred third-order intercept point (IIP3) of 22.9 dBm at a gain of 0 dB are obtained. The total current consumption of the receiver BBA chain of 10 mA is obtained and the chip occupies 1.32mm2. Finally, the excellent SFDR performance of 63.9 dB is achieved.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信