800mhz单片GaAs HBT伺服调制器

L. Kushner, G. V. Andrews, W. White, J. Delaney, M. Vernon, M. Harris, David A. Whitmire
{"title":"800mhz单片GaAs HBT伺服调制器","authors":"L. Kushner, G. V. Andrews, W. White, J. Delaney, M. Vernon, M. Harris, David A. Whitmire","doi":"10.1109/GAAS.1994.636913","DOIUrl":null,"url":null,"abstract":"An 800 MHz monolithic mixed-signal serrodyne modulator IC has been developed in GaAs/AlGaAs HBT HI/sup 2/L process optimized for digital applications. This 3/spl times/2.8 mm, 2000+ transistor chip consists of a 7-bit phase accumulator driving a vector modulator, implemented as of a pair of balanced mixers, 5-bit switched-attenuators, buffer amplifiers, and control circuits. The balanced mixer's LO leakage and 3-1 products are typically 25 dB below the carrier at the nominal operating point, with all other spurs better than -50 dBc. Over a 32 dB control range, the 5-bit switched attenuator typically achieves worst-case amplitude and phase errors of 1.5 dB and 1.5/spl deg/, respectively, from 50 to 250 MHz. This first generation chip consumes 2.5 W of dc power and clocks to speeds in excess of 925 MHz.","PeriodicalId":328819,"journal":{"name":"Proceedings of 1994 IEEE GaAs IC Symposium","volume":"113 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-10-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"An 800 MHz monolithic GaAs HBT serrodyne modulator\",\"authors\":\"L. Kushner, G. V. Andrews, W. White, J. Delaney, M. Vernon, M. Harris, David A. Whitmire\",\"doi\":\"10.1109/GAAS.1994.636913\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An 800 MHz monolithic mixed-signal serrodyne modulator IC has been developed in GaAs/AlGaAs HBT HI/sup 2/L process optimized for digital applications. This 3/spl times/2.8 mm, 2000+ transistor chip consists of a 7-bit phase accumulator driving a vector modulator, implemented as of a pair of balanced mixers, 5-bit switched-attenuators, buffer amplifiers, and control circuits. The balanced mixer's LO leakage and 3-1 products are typically 25 dB below the carrier at the nominal operating point, with all other spurs better than -50 dBc. Over a 32 dB control range, the 5-bit switched attenuator typically achieves worst-case amplitude and phase errors of 1.5 dB and 1.5/spl deg/, respectively, from 50 to 250 MHz. This first generation chip consumes 2.5 W of dc power and clocks to speeds in excess of 925 MHz.\",\"PeriodicalId\":328819,\"journal\":{\"name\":\"Proceedings of 1994 IEEE GaAs IC Symposium\",\"volume\":\"113 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-10-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 1994 IEEE GaAs IC Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GAAS.1994.636913\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1994 IEEE GaAs IC Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GAAS.1994.636913","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

在针对数字应用优化的GaAs/AlGaAs HBT HI/sup 2/L工艺中,开发了800 MHz单片混合信号伺服调制器IC。这款3/spl倍/2.8 mm, 2000+晶体管芯片由一个7位相位累加器驱动矢量调制器组成,由一对平衡混频器,5位开关衰减器,缓冲放大器和控制电路实现。平衡混合器的LO泄漏和3-1产品在标称工作点通常比载波低25 dB,所有其他杂散都优于-50 dBc。在32 dB控制范围内,5位开关衰减器通常在50至250 MHz范围内分别实现1.5 dB和1.5/spl度/的最坏情况幅度和相位误差。这第一代芯片消耗2.5 W直流功率,时钟速度超过925 MHz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An 800 MHz monolithic GaAs HBT serrodyne modulator
An 800 MHz monolithic mixed-signal serrodyne modulator IC has been developed in GaAs/AlGaAs HBT HI/sup 2/L process optimized for digital applications. This 3/spl times/2.8 mm, 2000+ transistor chip consists of a 7-bit phase accumulator driving a vector modulator, implemented as of a pair of balanced mixers, 5-bit switched-attenuators, buffer amplifiers, and control circuits. The balanced mixer's LO leakage and 3-1 products are typically 25 dB below the carrier at the nominal operating point, with all other spurs better than -50 dBc. Over a 32 dB control range, the 5-bit switched attenuator typically achieves worst-case amplitude and phase errors of 1.5 dB and 1.5/spl deg/, respectively, from 50 to 250 MHz. This first generation chip consumes 2.5 W of dc power and clocks to speeds in excess of 925 MHz.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信