Yajun He, Ziqiang Wang, Han Liu, Fangxu Lv, S. Yuan, Chun Zhang, Xiang Xie, Hanjun Jiang
{"title":"8.5-12.5GHz多锁相环时钟架构,采用LC锁相环和环锁相环,用于多通道多协议串行交换机","authors":"Yajun He, Ziqiang Wang, Han Liu, Fangxu Lv, S. Yuan, Chun Zhang, Xiang Xie, Hanjun Jiang","doi":"10.1109/EDSSC.2017.8126510","DOIUrl":null,"url":null,"abstract":"This paper presents a multi-PLL clock architecture used in a 4-lane multi-protocol serial link applications. The clock architecture consists of one public LC PLL and four standalone ring PLLs placed within each lane. A swtich capacitor array based LC VCO is used in the LC PLL to enlarge the frequency tuning range and decrease the VCO gain. A two stage pseudodifferential inverter based ring VCO with extra cross-coupled inverter to bring hyterisis delay for oscilating is adopted in the ring PLL. The active area occupied by the proposed LC PLL and ring PLL fabricated in SMIC 40nm CMOS technology is 0.1755mm2 and 0.049mm2. The free running VCO's phase noise at 1MHz for the LC VCO and ring VCO is −105.7dBc/Hz and −72.6dBc/Hz. The power consumption for the LC PLL and the ring PLL are 19.52mW and 16.9mW under 1.1V supply.","PeriodicalId":163598,"journal":{"name":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"An 8.5–12.5GHz multi-PLL clock architecture with LC PLL and Ring PLL for multi-lane multi-protocol SerDes\",\"authors\":\"Yajun He, Ziqiang Wang, Han Liu, Fangxu Lv, S. Yuan, Chun Zhang, Xiang Xie, Hanjun Jiang\",\"doi\":\"10.1109/EDSSC.2017.8126510\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a multi-PLL clock architecture used in a 4-lane multi-protocol serial link applications. The clock architecture consists of one public LC PLL and four standalone ring PLLs placed within each lane. A swtich capacitor array based LC VCO is used in the LC PLL to enlarge the frequency tuning range and decrease the VCO gain. A two stage pseudodifferential inverter based ring VCO with extra cross-coupled inverter to bring hyterisis delay for oscilating is adopted in the ring PLL. The active area occupied by the proposed LC PLL and ring PLL fabricated in SMIC 40nm CMOS technology is 0.1755mm2 and 0.049mm2. The free running VCO's phase noise at 1MHz for the LC VCO and ring VCO is −105.7dBc/Hz and −72.6dBc/Hz. The power consumption for the LC PLL and the ring PLL are 19.52mW and 16.9mW under 1.1V supply.\",\"PeriodicalId\":163598,\"journal\":{\"name\":\"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDSSC.2017.8126510\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Electron Devices and Solid-State Circuits (EDSSC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDSSC.2017.8126510","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An 8.5–12.5GHz multi-PLL clock architecture with LC PLL and Ring PLL for multi-lane multi-protocol SerDes
This paper presents a multi-PLL clock architecture used in a 4-lane multi-protocol serial link applications. The clock architecture consists of one public LC PLL and four standalone ring PLLs placed within each lane. A swtich capacitor array based LC VCO is used in the LC PLL to enlarge the frequency tuning range and decrease the VCO gain. A two stage pseudodifferential inverter based ring VCO with extra cross-coupled inverter to bring hyterisis delay for oscilating is adopted in the ring PLL. The active area occupied by the proposed LC PLL and ring PLL fabricated in SMIC 40nm CMOS technology is 0.1755mm2 and 0.049mm2. The free running VCO's phase noise at 1MHz for the LC VCO and ring VCO is −105.7dBc/Hz and −72.6dBc/Hz. The power consumption for the LC PLL and the ring PLL are 19.52mW and 16.9mW under 1.1V supply.