基于数据的可重构FIR数字滤波器的FPGA设计与实现

N. Bhagyalakshmi, K. Rekha, K. Nataraj
{"title":"基于数据的可重构FIR数字滤波器的FPGA设计与实现","authors":"N. Bhagyalakshmi, K. Rekha, K. Nataraj","doi":"10.1109/ERECT.2015.7499015","DOIUrl":null,"url":null,"abstract":"An efficient and optimized Distributed Arithmetic (DA)-based method for high-speed reconfigurable design and implementation of Finite Impulse Response (FIR) filters whose filter coefficients change during execution time is proposed in the paper. Normally, the Look up Tables (LUTs) is required to be implemented in RAM for DA-based implementation of reconfigurable FIR Filter. A Dual Port Distributed RAM-based design is proposed for the FPGA implementation of the reconfigurable FIR filter which supports upto high sampling frequency in terms of MHz. In this paper we are designing reconfigurable DA-Based FIR digital Filter and implemented on SPARTAN3 FPGA by using Xilinx ISE and simulated in ModelSim 6.3f.","PeriodicalId":140556,"journal":{"name":"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)","volume":"126 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Design and implementation of DA-based reconfigurable FIR digital filter on FPGA\",\"authors\":\"N. Bhagyalakshmi, K. Rekha, K. Nataraj\",\"doi\":\"10.1109/ERECT.2015.7499015\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An efficient and optimized Distributed Arithmetic (DA)-based method for high-speed reconfigurable design and implementation of Finite Impulse Response (FIR) filters whose filter coefficients change during execution time is proposed in the paper. Normally, the Look up Tables (LUTs) is required to be implemented in RAM for DA-based implementation of reconfigurable FIR Filter. A Dual Port Distributed RAM-based design is proposed for the FPGA implementation of the reconfigurable FIR filter which supports upto high sampling frequency in terms of MHz. In this paper we are designing reconfigurable DA-Based FIR digital Filter and implemented on SPARTAN3 FPGA by using Xilinx ISE and simulated in ModelSim 6.3f.\",\"PeriodicalId\":140556,\"journal\":{\"name\":\"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)\",\"volume\":\"126 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ERECT.2015.7499015\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ERECT.2015.7499015","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

针对滤波器系数随执行时间变化而变化的有限脉冲响应(FIR)滤波器,提出了一种高效优化的基于分布式算法(DA)的高速可重构设计与实现方法。通常,查找表(lut)需要在RAM中实现基于数据的可重构FIR滤波器的实现。提出了一种基于双端口分布式ram的可重构FIR滤波器的FPGA实现方案,该滤波器支持高达MHz的高采样频率。本文设计了可重构的基于数据的FIR数字滤波器,并利用Xilinx ISE在SPARTAN3 FPGA上实现,并在ModelSim 6.3f中进行了仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and implementation of DA-based reconfigurable FIR digital filter on FPGA
An efficient and optimized Distributed Arithmetic (DA)-based method for high-speed reconfigurable design and implementation of Finite Impulse Response (FIR) filters whose filter coefficients change during execution time is proposed in the paper. Normally, the Look up Tables (LUTs) is required to be implemented in RAM for DA-based implementation of reconfigurable FIR Filter. A Dual Port Distributed RAM-based design is proposed for the FPGA implementation of the reconfigurable FIR filter which supports upto high sampling frequency in terms of MHz. In this paper we are designing reconfigurable DA-Based FIR digital Filter and implemented on SPARTAN3 FPGA by using Xilinx ISE and simulated in ModelSim 6.3f.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信