{"title":"基于数据的可重构FIR数字滤波器的FPGA设计与实现","authors":"N. Bhagyalakshmi, K. Rekha, K. Nataraj","doi":"10.1109/ERECT.2015.7499015","DOIUrl":null,"url":null,"abstract":"An efficient and optimized Distributed Arithmetic (DA)-based method for high-speed reconfigurable design and implementation of Finite Impulse Response (FIR) filters whose filter coefficients change during execution time is proposed in the paper. Normally, the Look up Tables (LUTs) is required to be implemented in RAM for DA-based implementation of reconfigurable FIR Filter. A Dual Port Distributed RAM-based design is proposed for the FPGA implementation of the reconfigurable FIR filter which supports upto high sampling frequency in terms of MHz. In this paper we are designing reconfigurable DA-Based FIR digital Filter and implemented on SPARTAN3 FPGA by using Xilinx ISE and simulated in ModelSim 6.3f.","PeriodicalId":140556,"journal":{"name":"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)","volume":"126 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Design and implementation of DA-based reconfigurable FIR digital filter on FPGA\",\"authors\":\"N. Bhagyalakshmi, K. Rekha, K. Nataraj\",\"doi\":\"10.1109/ERECT.2015.7499015\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An efficient and optimized Distributed Arithmetic (DA)-based method for high-speed reconfigurable design and implementation of Finite Impulse Response (FIR) filters whose filter coefficients change during execution time is proposed in the paper. Normally, the Look up Tables (LUTs) is required to be implemented in RAM for DA-based implementation of reconfigurable FIR Filter. A Dual Port Distributed RAM-based design is proposed for the FPGA implementation of the reconfigurable FIR filter which supports upto high sampling frequency in terms of MHz. In this paper we are designing reconfigurable DA-Based FIR digital Filter and implemented on SPARTAN3 FPGA by using Xilinx ISE and simulated in ModelSim 6.3f.\",\"PeriodicalId\":140556,\"journal\":{\"name\":\"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)\",\"volume\":\"126 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ERECT.2015.7499015\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Emerging Research in Electronics, Computer Science and Technology (ICERECT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ERECT.2015.7499015","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and implementation of DA-based reconfigurable FIR digital filter on FPGA
An efficient and optimized Distributed Arithmetic (DA)-based method for high-speed reconfigurable design and implementation of Finite Impulse Response (FIR) filters whose filter coefficients change during execution time is proposed in the paper. Normally, the Look up Tables (LUTs) is required to be implemented in RAM for DA-based implementation of reconfigurable FIR Filter. A Dual Port Distributed RAM-based design is proposed for the FPGA implementation of the reconfigurable FIR filter which supports upto high sampling frequency in terms of MHz. In this paper we are designing reconfigurable DA-Based FIR digital Filter and implemented on SPARTAN3 FPGA by using Xilinx ISE and simulated in ModelSim 6.3f.