{"title":"实时和超实时硬件仿真的自适应时间步进通用生产线和机器模型","authors":"Tong Duan, V. Dinavahi","doi":"10.1109/PESGM41954.2020.9281598","DOIUrl":null,"url":null,"abstract":"Transmission lines and rotating machines that widely exist in power systems should be accurately modeled in real-time electromagnetic transient (EMT) simulation for obtaining precise results for hardware-in-the-loop (HIL) applications. In the conventional EMT simulator, the time-step is fixed, which may lead to inefficiencies when the time constants of the system change. The adaptive time-stepping (ATS) method can efficaciously solve this problem; however, the ATS schemes for the universal transmission line model (ULM) and universal machine (UM) model remain to be investigated. This work derives the ATS models for ULM and UM, and the proposed ULM model is more stable than the traditional model. Both ATS models are emulated on the parallel and pipelined architecture of the FPGA. The proposed subsystem-based ATS scheme and the local truncation error (LTE) based time-step control enable the large-scale systems to be simulated in real-time and “faster-than-real-time” modes. The IEEE 39-bus system with ATS models was emulated on two interconnected FPGA boards, and the emulation results compared with PSCAD/EMTDC and fixed time-stepping (FTS) hardware emulator verified the effectiveness of the proposed models and showed that the LTE of ULM and UM can be reduced by 76.5% and 62.0% respectively compared with the FTS simulation.","PeriodicalId":106476,"journal":{"name":"2020 IEEE Power & Energy Society General Meeting (PESGM)","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-08-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Adaptive Time-Stepping Universal Line and Machine Models for Real-Time and Faster-Than-Real-Time Hardware Emulation\",\"authors\":\"Tong Duan, V. Dinavahi\",\"doi\":\"10.1109/PESGM41954.2020.9281598\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Transmission lines and rotating machines that widely exist in power systems should be accurately modeled in real-time electromagnetic transient (EMT) simulation for obtaining precise results for hardware-in-the-loop (HIL) applications. In the conventional EMT simulator, the time-step is fixed, which may lead to inefficiencies when the time constants of the system change. The adaptive time-stepping (ATS) method can efficaciously solve this problem; however, the ATS schemes for the universal transmission line model (ULM) and universal machine (UM) model remain to be investigated. This work derives the ATS models for ULM and UM, and the proposed ULM model is more stable than the traditional model. Both ATS models are emulated on the parallel and pipelined architecture of the FPGA. The proposed subsystem-based ATS scheme and the local truncation error (LTE) based time-step control enable the large-scale systems to be simulated in real-time and “faster-than-real-time” modes. The IEEE 39-bus system with ATS models was emulated on two interconnected FPGA boards, and the emulation results compared with PSCAD/EMTDC and fixed time-stepping (FTS) hardware emulator verified the effectiveness of the proposed models and showed that the LTE of ULM and UM can be reduced by 76.5% and 62.0% respectively compared with the FTS simulation.\",\"PeriodicalId\":106476,\"journal\":{\"name\":\"2020 IEEE Power & Energy Society General Meeting (PESGM)\",\"volume\":\"114 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-08-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE Power & Energy Society General Meeting (PESGM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PESGM41954.2020.9281598\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Power & Energy Society General Meeting (PESGM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PESGM41954.2020.9281598","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Adaptive Time-Stepping Universal Line and Machine Models for Real-Time and Faster-Than-Real-Time Hardware Emulation
Transmission lines and rotating machines that widely exist in power systems should be accurately modeled in real-time electromagnetic transient (EMT) simulation for obtaining precise results for hardware-in-the-loop (HIL) applications. In the conventional EMT simulator, the time-step is fixed, which may lead to inefficiencies when the time constants of the system change. The adaptive time-stepping (ATS) method can efficaciously solve this problem; however, the ATS schemes for the universal transmission line model (ULM) and universal machine (UM) model remain to be investigated. This work derives the ATS models for ULM and UM, and the proposed ULM model is more stable than the traditional model. Both ATS models are emulated on the parallel and pipelined architecture of the FPGA. The proposed subsystem-based ATS scheme and the local truncation error (LTE) based time-step control enable the large-scale systems to be simulated in real-time and “faster-than-real-time” modes. The IEEE 39-bus system with ATS models was emulated on two interconnected FPGA boards, and the emulation results compared with PSCAD/EMTDC and fixed time-stepping (FTS) hardware emulator verified the effectiveness of the proposed models and showed that the LTE of ULM and UM can be reduced by 76.5% and 62.0% respectively compared with the FTS simulation.