{"title":"DVDT:使用片上电压扫描路径设计电压降测试","authors":"M. Ikeda, H. Aoki, K. Asada","doi":"10.1109/ISQED.2000.838887","DOIUrl":null,"url":null,"abstract":"This paper proposes a new design method for voltage drop testing using on-chip voltage scan path. Using on-chip voltage monitors with a scan path data transfer architecture, this on-chip voltage scan path can measure voltage-drop on a real chip in real time with a limited number of I/O pins. Preliminary results are presented based on measurement results using a test chip, which demonstrates that this technique can effectively monitor voltage bounce in power supply lines. Quality of power supply lines can be effectively enhanced when this technique is applied to a real chip.","PeriodicalId":113766,"journal":{"name":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"DVDT: design for voltage drop test using on-chip voltage scan path\",\"authors\":\"M. Ikeda, H. Aoki, K. Asada\",\"doi\":\"10.1109/ISQED.2000.838887\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a new design method for voltage drop testing using on-chip voltage scan path. Using on-chip voltage monitors with a scan path data transfer architecture, this on-chip voltage scan path can measure voltage-drop on a real chip in real time with a limited number of I/O pins. Preliminary results are presented based on measurement results using a test chip, which demonstrates that this technique can effectively monitor voltage bounce in power supply lines. Quality of power supply lines can be effectively enhanced when this technique is applied to a real chip.\",\"PeriodicalId\":113766,\"journal\":{\"name\":\"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-03-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2000.838887\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2000.838887","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
DVDT: design for voltage drop test using on-chip voltage scan path
This paper proposes a new design method for voltage drop testing using on-chip voltage scan path. Using on-chip voltage monitors with a scan path data transfer architecture, this on-chip voltage scan path can measure voltage-drop on a real chip in real time with a limited number of I/O pins. Preliminary results are presented based on measurement results using a test chip, which demonstrates that this technique can effectively monitor voltage bounce in power supply lines. Quality of power supply lines can be effectively enhanced when this technique is applied to a real chip.