K. Garje, Anil Kumar, S. Biswas, Amitava Banerjee, Pam Srikanth, S. Mukhopadhyay
{"title":"基于参数估计的线性电路宏模型故障仿真","authors":"K. Garje, Anil Kumar, S. Biswas, Amitava Banerjee, Pam Srikanth, S. Mukhopadhyay","doi":"10.1109/ICIINFS.2008.4798366","DOIUrl":null,"url":null,"abstract":"Fault simulation is one of the elemental steps in test pattern generation and is widely used for digital circuits. In case of analog circuits, fault simulation is not generally adopted because of the lack of suitable fault models and the time required for the transistor level simulation of the entire circuit. In this paper, a macromodel level fault model, which is able to represent the faulty behavior of the linear circuits with opamp, is presented. Macromodel based platform is chosen for fault simulation because, as shown in this paper, they are much faster in simulation than transistor level models but fault behavior is captured within an adequate range of accuracy. The faults considered are mostly parametric and few are catastrophic in nature. For ease of the test engineers, the macromodel parameters of the faulty opamp used for linear circuits are obtained automatically by a parameter estimation tool, given the macromodel of the normal circuit and the fault.","PeriodicalId":429889,"journal":{"name":"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems","volume":"49 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Macromodel Based Fault Simulation of Linear Circuits using Parameter Estimation\",\"authors\":\"K. Garje, Anil Kumar, S. Biswas, Amitava Banerjee, Pam Srikanth, S. Mukhopadhyay\",\"doi\":\"10.1109/ICIINFS.2008.4798366\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Fault simulation is one of the elemental steps in test pattern generation and is widely used for digital circuits. In case of analog circuits, fault simulation is not generally adopted because of the lack of suitable fault models and the time required for the transistor level simulation of the entire circuit. In this paper, a macromodel level fault model, which is able to represent the faulty behavior of the linear circuits with opamp, is presented. Macromodel based platform is chosen for fault simulation because, as shown in this paper, they are much faster in simulation than transistor level models but fault behavior is captured within an adequate range of accuracy. The faults considered are mostly parametric and few are catastrophic in nature. For ease of the test engineers, the macromodel parameters of the faulty opamp used for linear circuits are obtained automatically by a parameter estimation tool, given the macromodel of the normal circuit and the fault.\",\"PeriodicalId\":429889,\"journal\":{\"name\":\"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems\",\"volume\":\"49 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIINFS.2008.4798366\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Region 10 and the Third international Conference on Industrial and Information Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIINFS.2008.4798366","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Macromodel Based Fault Simulation of Linear Circuits using Parameter Estimation
Fault simulation is one of the elemental steps in test pattern generation and is widely used for digital circuits. In case of analog circuits, fault simulation is not generally adopted because of the lack of suitable fault models and the time required for the transistor level simulation of the entire circuit. In this paper, a macromodel level fault model, which is able to represent the faulty behavior of the linear circuits with opamp, is presented. Macromodel based platform is chosen for fault simulation because, as shown in this paper, they are much faster in simulation than transistor level models but fault behavior is captured within an adequate range of accuracy. The faults considered are mostly parametric and few are catastrophic in nature. For ease of the test engineers, the macromodel parameters of the faulty opamp used for linear circuits are obtained automatically by a parameter estimation tool, given the macromodel of the normal circuit and the fault.