Arghavan Mohammad Hassani, Morteza Rezaalipour, M. Dehyadegari
{"title":"一种新型晶体管级超低功耗精度可配置加法器","authors":"Arghavan Mohammad Hassani, Morteza Rezaalipour, M. Dehyadegari","doi":"10.1109/ICCKE.2018.8566643","DOIUrl":null,"url":null,"abstract":"Low power consumption, nowadays, has emerged to be an indispensable factor as there is a growing demand for designing efficient computation-intensive systems and integrating more transistors on chips. With a trade-off between area, delay, power consumption, and accuracy, approximate computing has become a promising solution to address the power efficiency problem for error-tolerant applications such as digital signal processing. Adders are imperative arithmetic components in the applications above. As adder participates in the critical path of most systems, reducing the power consumption of them can contribute to the total system power efficiency. To achieve high flexibility and less fault occurrence when using approximate computation, reconfigurable addition can be beneficial by providing different modes of approximate and accurate operations in multi-bit adder circuits. In this paper, we propose a 16-transistor accurate full adder design based on a 10-transistor full adder for which the threshold loss problem, has been reduced to increase the output voltage swing. This 16-transistor full adder is our baseline for the further proposed configurable bimodal design, which functions as a Lower-part-OR (LOA) Adder in the approximate mode. Having been optimized at transistor level, this configurable bimodal full adder, in the approximate mode, consumes 53% lower power than LOA adder. Moreover, in the accurate mode, the power consumption is reduced by 12% compared to its baseline 16-transistor accurate design.","PeriodicalId":283700,"journal":{"name":"2018 8th International Conference on Computer and Knowledge Engineering (ICCKE)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A Novel Ultra Low Power Accuracy Configurable Adder at Transistor Level\",\"authors\":\"Arghavan Mohammad Hassani, Morteza Rezaalipour, M. Dehyadegari\",\"doi\":\"10.1109/ICCKE.2018.8566643\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Low power consumption, nowadays, has emerged to be an indispensable factor as there is a growing demand for designing efficient computation-intensive systems and integrating more transistors on chips. With a trade-off between area, delay, power consumption, and accuracy, approximate computing has become a promising solution to address the power efficiency problem for error-tolerant applications such as digital signal processing. Adders are imperative arithmetic components in the applications above. As adder participates in the critical path of most systems, reducing the power consumption of them can contribute to the total system power efficiency. To achieve high flexibility and less fault occurrence when using approximate computation, reconfigurable addition can be beneficial by providing different modes of approximate and accurate operations in multi-bit adder circuits. In this paper, we propose a 16-transistor accurate full adder design based on a 10-transistor full adder for which the threshold loss problem, has been reduced to increase the output voltage swing. This 16-transistor full adder is our baseline for the further proposed configurable bimodal design, which functions as a Lower-part-OR (LOA) Adder in the approximate mode. Having been optimized at transistor level, this configurable bimodal full adder, in the approximate mode, consumes 53% lower power than LOA adder. Moreover, in the accurate mode, the power consumption is reduced by 12% compared to its baseline 16-transistor accurate design.\",\"PeriodicalId\":283700,\"journal\":{\"name\":\"2018 8th International Conference on Computer and Knowledge Engineering (ICCKE)\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 8th International Conference on Computer and Knowledge Engineering (ICCKE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCKE.2018.8566643\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 8th International Conference on Computer and Knowledge Engineering (ICCKE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCKE.2018.8566643","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Novel Ultra Low Power Accuracy Configurable Adder at Transistor Level
Low power consumption, nowadays, has emerged to be an indispensable factor as there is a growing demand for designing efficient computation-intensive systems and integrating more transistors on chips. With a trade-off between area, delay, power consumption, and accuracy, approximate computing has become a promising solution to address the power efficiency problem for error-tolerant applications such as digital signal processing. Adders are imperative arithmetic components in the applications above. As adder participates in the critical path of most systems, reducing the power consumption of them can contribute to the total system power efficiency. To achieve high flexibility and less fault occurrence when using approximate computation, reconfigurable addition can be beneficial by providing different modes of approximate and accurate operations in multi-bit adder circuits. In this paper, we propose a 16-transistor accurate full adder design based on a 10-transistor full adder for which the threshold loss problem, has been reduced to increase the output voltage swing. This 16-transistor full adder is our baseline for the further proposed configurable bimodal design, which functions as a Lower-part-OR (LOA) Adder in the approximate mode. Having been optimized at transistor level, this configurable bimodal full adder, in the approximate mode, consumes 53% lower power than LOA adder. Moreover, in the accurate mode, the power consumption is reduced by 12% compared to its baseline 16-transistor accurate design.