基于0.13µm SiGe BiCMOS工艺的100GHz锁相环

Shinwon Kang, Jun-Chau Chien, A. Niknejad
{"title":"基于0.13µm SiGe BiCMOS工艺的100GHz锁相环","authors":"Shinwon Kang, Jun-Chau Chien, A. Niknejad","doi":"10.1109/RFIC.2011.5940606","DOIUrl":null,"url":null,"abstract":"A fully integrated 100GHz phase-locked loop (PLL) is demonstrated in 0.13µm SiGe BiCMOS process. The PLL employs a fundamental-frequency differential Colpitts voltage-controlled oscillator (VCO) with 8.3% tuning range, which achieves a phase noise of −124.5dBc/Hz at 10MHz offset, and a single-ended output power of 3dBm. The FoM of this VCO is the best among 90–100GHz VCOs. A Miller divider, operating from 50GHz up to 130GHz, is designed and the Gilbert-mixer phase detector is used to attenuate reference spurs. The total lock range of the PLL is from 92.7 to 100.2GHz, the phase noise is −102dBc/Hz at 1MHz offset, and reference spurs are not observable. The PLL dissipates 570mW and occupies 1.21mm2.","PeriodicalId":448165,"journal":{"name":"2011 IEEE Radio Frequency Integrated Circuits Symposium","volume":"130 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"20","resultStr":"{\"title\":\"A 100GHz phase-locked loop in 0.13µm SiGe BiCMOS process\",\"authors\":\"Shinwon Kang, Jun-Chau Chien, A. Niknejad\",\"doi\":\"10.1109/RFIC.2011.5940606\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A fully integrated 100GHz phase-locked loop (PLL) is demonstrated in 0.13µm SiGe BiCMOS process. The PLL employs a fundamental-frequency differential Colpitts voltage-controlled oscillator (VCO) with 8.3% tuning range, which achieves a phase noise of −124.5dBc/Hz at 10MHz offset, and a single-ended output power of 3dBm. The FoM of this VCO is the best among 90–100GHz VCOs. A Miller divider, operating from 50GHz up to 130GHz, is designed and the Gilbert-mixer phase detector is used to attenuate reference spurs. The total lock range of the PLL is from 92.7 to 100.2GHz, the phase noise is −102dBc/Hz at 1MHz offset, and reference spurs are not observable. The PLL dissipates 570mW and occupies 1.21mm2.\",\"PeriodicalId\":448165,\"journal\":{\"name\":\"2011 IEEE Radio Frequency Integrated Circuits Symposium\",\"volume\":\"130 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-06-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"20\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE Radio Frequency Integrated Circuits Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIC.2011.5940606\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE Radio Frequency Integrated Circuits Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2011.5940606","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 20

摘要

在0.13 μ m SiGe BiCMOS工艺中实现了完全集成的100GHz锁相环(PLL)。该锁相环采用基频差分科尔皮茨压控振荡器(VCO),调谐范围为8.3%,在10MHz偏置时相位噪声为- 124.5dBc/Hz,单端输出功率为3dBm。在90-100GHz的VCO中,该VCO的FoM是最好的。设计了工作频率为50GHz ~ 130GHz的米勒分频器,采用吉尔伯特混频器鉴相器衰减参考杂散。锁相环的总锁相范围为92.7 ~ 100.2GHz,在1MHz偏置时相位噪声为- 102dBc/Hz,参考杂散不可见。锁相环的功耗为570mW,占用1.21mm2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 100GHz phase-locked loop in 0.13µm SiGe BiCMOS process
A fully integrated 100GHz phase-locked loop (PLL) is demonstrated in 0.13µm SiGe BiCMOS process. The PLL employs a fundamental-frequency differential Colpitts voltage-controlled oscillator (VCO) with 8.3% tuning range, which achieves a phase noise of −124.5dBc/Hz at 10MHz offset, and a single-ended output power of 3dBm. The FoM of this VCO is the best among 90–100GHz VCOs. A Miller divider, operating from 50GHz up to 130GHz, is designed and the Gilbert-mixer phase detector is used to attenuate reference spurs. The total lock range of the PLL is from 92.7 to 100.2GHz, the phase noise is −102dBc/Hz at 1MHz offset, and reference spurs are not observable. The PLL dissipates 570mW and occupies 1.21mm2.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信