硅纳米线在大块硅和SOI晶圆中的输运特性

A. Agarwal, N. Singh, T. Liow, R. Kumar, N. Balasubramanian, D. Kwong
{"title":"硅纳米线在大块硅和SOI晶圆中的输运特性","authors":"A. Agarwal, N. Singh, T. Liow, R. Kumar, N. Balasubramanian, D. Kwong","doi":"10.1109/NANOEL.2006.1609690","DOIUrl":null,"url":null,"abstract":"Silicon nanowires (SiNW) were fabricated on bulk Silicon and SOI wafers by means of conventional Si process technology. The nanowires were formed by stress-limited oxidation of Si beams pre-patterned on the wafer. Single or double vertically self-aligned wires were obtained depending on the bulk or SOI wafer used and also on the depth of silicon beam etched. The resulting nanowires exhibit triangular cross-section that can be converted to circular shape by annealing at high temperatures, exploiting the visco-elastic properties of SiO2and Si. Electrical measurements on single nanowire show that the resistance scales with length demonstrating consistent cross-sectional dimension in wires of different length. The nanowires formed on SOI wafers were also characterized as channels in FET configuration, using substrate as gate electrode. This technique can be exploited for realizing several nano-electronics, NEMS and biosensor applications in bulk silicon or SOI wafers, all in a CMOS compatible manner.","PeriodicalId":220722,"journal":{"name":"2006 IEEE Conference on Emerging Technologies - Nanoelectronics","volume":"78 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-03-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Transport Characteristics of Si Nanowires in Bulk Silicon and SOI Wafers\",\"authors\":\"A. Agarwal, N. Singh, T. Liow, R. Kumar, N. Balasubramanian, D. Kwong\",\"doi\":\"10.1109/NANOEL.2006.1609690\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Silicon nanowires (SiNW) were fabricated on bulk Silicon and SOI wafers by means of conventional Si process technology. The nanowires were formed by stress-limited oxidation of Si beams pre-patterned on the wafer. Single or double vertically self-aligned wires were obtained depending on the bulk or SOI wafer used and also on the depth of silicon beam etched. The resulting nanowires exhibit triangular cross-section that can be converted to circular shape by annealing at high temperatures, exploiting the visco-elastic properties of SiO2and Si. Electrical measurements on single nanowire show that the resistance scales with length demonstrating consistent cross-sectional dimension in wires of different length. The nanowires formed on SOI wafers were also characterized as channels in FET configuration, using substrate as gate electrode. This technique can be exploited for realizing several nano-electronics, NEMS and biosensor applications in bulk silicon or SOI wafers, all in a CMOS compatible manner.\",\"PeriodicalId\":220722,\"journal\":{\"name\":\"2006 IEEE Conference on Emerging Technologies - Nanoelectronics\",\"volume\":\"78 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-03-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE Conference on Emerging Technologies - Nanoelectronics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NANOEL.2006.1609690\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE Conference on Emerging Technologies - Nanoelectronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NANOEL.2006.1609690","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

采用传统的硅制程技术,在块状硅和SOI晶片上制备了硅纳米线。纳米线是通过应力限制氧化硅片上预图案的硅光束形成的。根据所使用的体积或SOI晶圆以及蚀刻硅束的深度,可以获得单根或双根垂直自对准导线。所得到的纳米线具有三角形截面,可以通过高温退火转化为圆形,利用了sio2和Si的粘弹性特性。对单根纳米线的电学测量表明,在不同长度的纳米线中,电阻随长度的变化呈现出一致的横截面尺寸。在SOI晶圆上形成的纳米线也被表征为FET结构的沟道,使用衬底作为栅电极。该技术可用于在大块硅或SOI晶圆上实现多种纳米电子,NEMS和生物传感器应用,所有这些都以CMOS兼容的方式实现。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Transport Characteristics of Si Nanowires in Bulk Silicon and SOI Wafers
Silicon nanowires (SiNW) were fabricated on bulk Silicon and SOI wafers by means of conventional Si process technology. The nanowires were formed by stress-limited oxidation of Si beams pre-patterned on the wafer. Single or double vertically self-aligned wires were obtained depending on the bulk or SOI wafer used and also on the depth of silicon beam etched. The resulting nanowires exhibit triangular cross-section that can be converted to circular shape by annealing at high temperatures, exploiting the visco-elastic properties of SiO2and Si. Electrical measurements on single nanowire show that the resistance scales with length demonstrating consistent cross-sectional dimension in wires of different length. The nanowires formed on SOI wafers were also characterized as channels in FET configuration, using substrate as gate electrode. This technique can be exploited for realizing several nano-electronics, NEMS and biosensor applications in bulk silicon or SOI wafers, all in a CMOS compatible manner.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信