一种用于存储处理过的数据和指令的新型高速缓存存储器单元的实现

Saurav Sarkar
{"title":"一种用于存储处理过的数据和指令的新型高速缓存存储器单元的实现","authors":"Saurav Sarkar","doi":"10.1109/ICNETS2.2017.8067885","DOIUrl":null,"url":null,"abstract":"A cache memory unit and controller that makes instructions requiring large number of clocks by the processor more efficient. This cache memory has been introduced as an intermediary memory unit between the L1 cache and the processor. This specialized memory stores the instruction and the related data requiring large number of clock cycles for execution. Accordingly, a control unit and a cache memory has been designed. Instructions requiring less number of clock cycles for execution by processor than the number of clock cycles required for fetching it from the cache memory are not stored in the memory unit.","PeriodicalId":413865,"journal":{"name":"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Implementation of a novel cache memory unit for storing processed data and instructions\",\"authors\":\"Saurav Sarkar\",\"doi\":\"10.1109/ICNETS2.2017.8067885\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A cache memory unit and controller that makes instructions requiring large number of clocks by the processor more efficient. This cache memory has been introduced as an intermediary memory unit between the L1 cache and the processor. This specialized memory stores the instruction and the related data requiring large number of clock cycles for execution. Accordingly, a control unit and a cache memory has been designed. Instructions requiring less number of clock cycles for execution by processor than the number of clock cycles required for fetching it from the cache memory are not stored in the memory unit.\",\"PeriodicalId\":413865,\"journal\":{\"name\":\"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICNETS2.2017.8067885\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICNETS2.2017.8067885","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

一种缓存存储器单元和控制器,它使需要大量时钟的指令更有效。这个缓存存储器作为L1缓存和处理器之间的中间存储器单元被引入。这种专用存储器存储指令和需要大量时钟周期才能执行的相关数据。据此,设计了控制单元和缓存存储器。处理器执行所需的时钟周期数少于从缓存存储器获取所需的时钟周期数的指令不存储在存储器单元中。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Implementation of a novel cache memory unit for storing processed data and instructions
A cache memory unit and controller that makes instructions requiring large number of clocks by the processor more efficient. This cache memory has been introduced as an intermediary memory unit between the L1 cache and the processor. This specialized memory stores the instruction and the related data requiring large number of clock cycles for execution. Accordingly, a control unit and a cache memory has been designed. Instructions requiring less number of clock cycles for execution by processor than the number of clock cycles required for fetching it from the cache memory are not stored in the memory unit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信