{"title":"一种用于存储处理过的数据和指令的新型高速缓存存储器单元的实现","authors":"Saurav Sarkar","doi":"10.1109/ICNETS2.2017.8067885","DOIUrl":null,"url":null,"abstract":"A cache memory unit and controller that makes instructions requiring large number of clocks by the processor more efficient. This cache memory has been introduced as an intermediary memory unit between the L1 cache and the processor. This specialized memory stores the instruction and the related data requiring large number of clock cycles for execution. Accordingly, a control unit and a cache memory has been designed. Instructions requiring less number of clock cycles for execution by processor than the number of clock cycles required for fetching it from the cache memory are not stored in the memory unit.","PeriodicalId":413865,"journal":{"name":"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Implementation of a novel cache memory unit for storing processed data and instructions\",\"authors\":\"Saurav Sarkar\",\"doi\":\"10.1109/ICNETS2.2017.8067885\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A cache memory unit and controller that makes instructions requiring large number of clocks by the processor more efficient. This cache memory has been introduced as an intermediary memory unit between the L1 cache and the processor. This specialized memory stores the instruction and the related data requiring large number of clock cycles for execution. Accordingly, a control unit and a cache memory has been designed. Instructions requiring less number of clock cycles for execution by processor than the number of clock cycles required for fetching it from the cache memory are not stored in the memory unit.\",\"PeriodicalId\":413865,\"journal\":{\"name\":\"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICNETS2.2017.8067885\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Nextgen Electronic Technologies: Silicon to Software (ICNETS2)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICNETS2.2017.8067885","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of a novel cache memory unit for storing processed data and instructions
A cache memory unit and controller that makes instructions requiring large number of clocks by the processor more efficient. This cache memory has been introduced as an intermediary memory unit between the L1 cache and the processor. This specialized memory stores the instruction and the related data requiring large number of clock cycles for execution. Accordingly, a control unit and a cache memory has been designed. Instructions requiring less number of clock cycles for execution by processor than the number of clock cycles required for fetching it from the cache memory are not stored in the memory unit.