用于n位并行加法器的10晶体管1位加法器

F. Vasefi, Z. Abid
{"title":"用于n位并行加法器的10晶体管1位加法器","authors":"F. Vasefi, Z. Abid","doi":"10.1109/ICM.2004.1434237","DOIUrl":null,"url":null,"abstract":"Two designs of 10-transistor 1-bit adder are described in this paper. The output voltages levels of these 1-bit adders have a maximum of one threshold voltage (V/sub T/) loss. This is an important property since previously described 10-transistor designs suffer from two-threshold voltage loss. This also allows the successful use of these designs in a 4-bit ripple carry adder (RCA) and a 12-bit carry select adder (CSA). This is the first time where both the 4-bit and the 12-bit adders operate properly while using a 10-transistors 1-bit adder. All these circuits are implemented and simulated in 0.18 /spl mu/m CMOS technology using Cadence development tools. The average power dissipation and maximum time delay have been recorded.","PeriodicalId":359193,"journal":{"name":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","volume":"237 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"10-transistor 1-bit adders for n-bit parallel adders\",\"authors\":\"F. Vasefi, Z. Abid\",\"doi\":\"10.1109/ICM.2004.1434237\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Two designs of 10-transistor 1-bit adder are described in this paper. The output voltages levels of these 1-bit adders have a maximum of one threshold voltage (V/sub T/) loss. This is an important property since previously described 10-transistor designs suffer from two-threshold voltage loss. This also allows the successful use of these designs in a 4-bit ripple carry adder (RCA) and a 12-bit carry select adder (CSA). This is the first time where both the 4-bit and the 12-bit adders operate properly while using a 10-transistors 1-bit adder. All these circuits are implemented and simulated in 0.18 /spl mu/m CMOS technology using Cadence development tools. The average power dissipation and maximum time delay have been recorded.\",\"PeriodicalId\":359193,\"journal\":{\"name\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"volume\":\"237 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2004.1434237\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2004.1434237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文介绍了两种10晶体管1位加法器的设计。这些1位加法器的输出电压电平最大有一个阈值电压(V/sub T/)损耗。这是一个重要的特性,因为先前描述的10晶体管设计遭受双阈值电压损失。这也允许在4位纹波进位加法器(RCA)和12位进位选择加法器(CSA)中成功使用这些设计。这是第一次在使用10个晶体管1位加法器的情况下,4位加法器和12位加法器都能正常工作。利用Cadence开发工具,在0.18 /spl mu/m CMOS技术下实现和仿真了所有电路。记录了平均功耗和最大时延。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
10-transistor 1-bit adders for n-bit parallel adders
Two designs of 10-transistor 1-bit adder are described in this paper. The output voltages levels of these 1-bit adders have a maximum of one threshold voltage (V/sub T/) loss. This is an important property since previously described 10-transistor designs suffer from two-threshold voltage loss. This also allows the successful use of these designs in a 4-bit ripple carry adder (RCA) and a 12-bit carry select adder (CSA). This is the first time where both the 4-bit and the 12-bit adders operate properly while using a 10-transistors 1-bit adder. All these circuits are implemented and simulated in 0.18 /spl mu/m CMOS technology using Cadence development tools. The average power dissipation and maximum time delay have been recorded.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信