{"title":"用于n位并行加法器的10晶体管1位加法器","authors":"F. Vasefi, Z. Abid","doi":"10.1109/ICM.2004.1434237","DOIUrl":null,"url":null,"abstract":"Two designs of 10-transistor 1-bit adder are described in this paper. The output voltages levels of these 1-bit adders have a maximum of one threshold voltage (V/sub T/) loss. This is an important property since previously described 10-transistor designs suffer from two-threshold voltage loss. This also allows the successful use of these designs in a 4-bit ripple carry adder (RCA) and a 12-bit carry select adder (CSA). This is the first time where both the 4-bit and the 12-bit adders operate properly while using a 10-transistors 1-bit adder. All these circuits are implemented and simulated in 0.18 /spl mu/m CMOS technology using Cadence development tools. The average power dissipation and maximum time delay have been recorded.","PeriodicalId":359193,"journal":{"name":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","volume":"237 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"10-transistor 1-bit adders for n-bit parallel adders\",\"authors\":\"F. Vasefi, Z. Abid\",\"doi\":\"10.1109/ICM.2004.1434237\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Two designs of 10-transistor 1-bit adder are described in this paper. The output voltages levels of these 1-bit adders have a maximum of one threshold voltage (V/sub T/) loss. This is an important property since previously described 10-transistor designs suffer from two-threshold voltage loss. This also allows the successful use of these designs in a 4-bit ripple carry adder (RCA) and a 12-bit carry select adder (CSA). This is the first time where both the 4-bit and the 12-bit adders operate properly while using a 10-transistors 1-bit adder. All these circuits are implemented and simulated in 0.18 /spl mu/m CMOS technology using Cadence development tools. The average power dissipation and maximum time delay have been recorded.\",\"PeriodicalId\":359193,\"journal\":{\"name\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"volume\":\"237 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2004.1434237\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2004.1434237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
10-transistor 1-bit adders for n-bit parallel adders
Two designs of 10-transistor 1-bit adder are described in this paper. The output voltages levels of these 1-bit adders have a maximum of one threshold voltage (V/sub T/) loss. This is an important property since previously described 10-transistor designs suffer from two-threshold voltage loss. This also allows the successful use of these designs in a 4-bit ripple carry adder (RCA) and a 12-bit carry select adder (CSA). This is the first time where both the 4-bit and the 12-bit adders operate properly while using a 10-transistors 1-bit adder. All these circuits are implemented and simulated in 0.18 /spl mu/m CMOS technology using Cadence development tools. The average power dissipation and maximum time delay have been recorded.