模数转换器的低功耗两级动态比较电路设计

S. Vadivel, N. Nithya
{"title":"模数转换器的低功耗两级动态比较电路设计","authors":"S. Vadivel, N. Nithya","doi":"10.1109/ICCCI.2018.8441497","DOIUrl":null,"url":null,"abstract":"Mixed signal systems plays major role in the communication systems. This paper presents the low power two stage dynamic latch comparator that works in greater speed with less power consumption when related to conventional two stage dynamic latch comparators. The proposed comparator consists of two stages such as dynamic latch and pre amplifier stage. S Edit, T Spice and W edit tool were used for simulating the comparator circuit in the 250nm technologies and the results show the power consumption of 5.761mW which is less compared to conventional comparator design power consumption and 5v input voltage is used for the simulation.","PeriodicalId":141663,"journal":{"name":"2018 International Conference on Computer Communication and Informatics (ICCCI)","volume":"168 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Low Power Two Stage Dynamic Comparator Circuit Design for Analog to Digital Converters\",\"authors\":\"S. Vadivel, N. Nithya\",\"doi\":\"10.1109/ICCCI.2018.8441497\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Mixed signal systems plays major role in the communication systems. This paper presents the low power two stage dynamic latch comparator that works in greater speed with less power consumption when related to conventional two stage dynamic latch comparators. The proposed comparator consists of two stages such as dynamic latch and pre amplifier stage. S Edit, T Spice and W edit tool were used for simulating the comparator circuit in the 250nm technologies and the results show the power consumption of 5.761mW which is less compared to conventional comparator design power consumption and 5v input voltage is used for the simulation.\",\"PeriodicalId\":141663,\"journal\":{\"name\":\"2018 International Conference on Computer Communication and Informatics (ICCCI)\",\"volume\":\"168 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 International Conference on Computer Communication and Informatics (ICCCI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCI.2018.8441497\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 International Conference on Computer Communication and Informatics (ICCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCI.2018.8441497","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

混合信号系统在通信系统中占有重要地位。本文提出了一种低功耗两级动态锁存比较器,与传统的两级动态锁存比较器相比,它的工作速度更快,功耗更低。该比较器由动态锁存器和前置放大级两级组成。利用S Edit、T Spice和W Edit等工具对250nm工艺下的比较器电路进行仿真,结果表明,该电路功耗为5.761mW,低于传统比较器设计功耗,仿真输入电压为5v。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low Power Two Stage Dynamic Comparator Circuit Design for Analog to Digital Converters
Mixed signal systems plays major role in the communication systems. This paper presents the low power two stage dynamic latch comparator that works in greater speed with less power consumption when related to conventional two stage dynamic latch comparators. The proposed comparator consists of two stages such as dynamic latch and pre amplifier stage. S Edit, T Spice and W edit tool were used for simulating the comparator circuit in the 250nm technologies and the results show the power consumption of 5.761mW which is less compared to conventional comparator design power consumption and 5v input voltage is used for the simulation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信