用于采样数据系统的对过程和温度不敏感的电流控制延迟发生器

Hegong Wei, U. Chio, Yan Zhu, Sai-Weng Sin, S. U, R. P. Martins
{"title":"用于采样数据系统的对过程和温度不敏感的电流控制延迟发生器","authors":"Hegong Wei, U. Chio, Yan Zhu, Sai-Weng Sin, S. U, R. P. Martins","doi":"10.1109/APCCAS.2008.4746239","DOIUrl":null,"url":null,"abstract":"This paper proposes a process- and temperature-insensitive current-controlled delay generator which can be widely used in sampled-data systems. The delay generator provides a large tunable range by adjusting the control current and load capacitance. Full transistor-level simulations, including process corner and Monte-Carlo analysis, are presented. The delay generator is designed in 90 nm CMOS technology and consumes 330 muW power from a 1.2 V power supply, at a typical case of using 10 muA control current and 30 fF load capacitance. The process corner simulation results exhibit a typical delay of 2.09 ns with a corner variation of -7.1% / +7.6%. The 500-times process Monte-Carlo simulation obtains a mean of 2.09 ps with a standard-deviation (sigma) of 28.9 ps (1.38%).","PeriodicalId":344917,"journal":{"name":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A process- and temperature- insensitive current-controlled delay generator for sampled-data systems\",\"authors\":\"Hegong Wei, U. Chio, Yan Zhu, Sai-Weng Sin, S. U, R. P. Martins\",\"doi\":\"10.1109/APCCAS.2008.4746239\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a process- and temperature-insensitive current-controlled delay generator which can be widely used in sampled-data systems. The delay generator provides a large tunable range by adjusting the control current and load capacitance. Full transistor-level simulations, including process corner and Monte-Carlo analysis, are presented. The delay generator is designed in 90 nm CMOS technology and consumes 330 muW power from a 1.2 V power supply, at a typical case of using 10 muA control current and 30 fF load capacitance. The process corner simulation results exhibit a typical delay of 2.09 ns with a corner variation of -7.1% / +7.6%. The 500-times process Monte-Carlo simulation obtains a mean of 2.09 ps with a standard-deviation (sigma) of 28.9 ps (1.38%).\",\"PeriodicalId\":344917,\"journal\":{\"name\":\"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APCCAS.2008.4746239\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.2008.4746239","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文提出了一种可广泛应用于采样数据系统的对过程和温度不敏感的电流控制延迟发生器。延时发生器通过调节控制电流和负载电容提供较大的可调范围。给出了全晶体管级仿真,包括工艺角和蒙特卡罗分析。延时发生器采用90 nm CMOS技术设计,在控制电流为10 muA、负载电容为30 fF的典型情况下,在1.2 V电源下功耗为330 muW。过程转角模拟结果显示典型的延迟为2.09 ns,转角变化为-7.1% / +7.6%。500次过程蒙特卡罗模拟得到均值为2.09 ps,标准差(sigma)为28.9 ps(1.38%)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A process- and temperature- insensitive current-controlled delay generator for sampled-data systems
This paper proposes a process- and temperature-insensitive current-controlled delay generator which can be widely used in sampled-data systems. The delay generator provides a large tunable range by adjusting the control current and load capacitance. Full transistor-level simulations, including process corner and Monte-Carlo analysis, are presented. The delay generator is designed in 90 nm CMOS technology and consumes 330 muW power from a 1.2 V power supply, at a typical case of using 10 muA control current and 30 fF load capacitance. The process corner simulation results exhibit a typical delay of 2.09 ns with a corner variation of -7.1% / +7.6%. The 500-times process Monte-Carlo simulation obtains a mean of 2.09 ps with a standard-deviation (sigma) of 28.9 ps (1.38%).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信