基于压缩器的高性能8位吠陀乘法器的设计

Radheshyam Gupta, Rajdeep Dhar, K. L. Baishnab, J. Mehedi
{"title":"基于压缩器的高性能8位吠陀乘法器的设计","authors":"Radheshyam Gupta, Rajdeep Dhar, K. L. Baishnab, J. Mehedi","doi":"10.1109/ICAET.2014.7105239","DOIUrl":null,"url":null,"abstract":"This paper proposes the design of high speed Vedic Multiplier using the compressor which is based on ancient Indian Vedic mathematics that has improved the performance of multiplier. As the technology advent the Multiplier require high speed, low power and small area. Vedic mathematics, a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras. In this paper we introduce a new architecture of Vedic multiplier by using 4:2 compressors and 7:2 compressors for addition that increase the speed of Multiplier and reduce the area 2% than Urdhwa-Tiryakbhyam Multiplier. The 7:2 compressors are made of 5:2 compressors and two full adders. The design was performed on a Xilinx Spartan 3 series of FPGA and the timing and area of the design, on the same have been calculated.","PeriodicalId":120881,"journal":{"name":"2014 International Conference on Advances in Engineering and Technology (ICAET)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-05-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"Design of high performance 8 bit Vedic Multiplier using compressor\",\"authors\":\"Radheshyam Gupta, Rajdeep Dhar, K. L. Baishnab, J. Mehedi\",\"doi\":\"10.1109/ICAET.2014.7105239\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes the design of high speed Vedic Multiplier using the compressor which is based on ancient Indian Vedic mathematics that has improved the performance of multiplier. As the technology advent the Multiplier require high speed, low power and small area. Vedic mathematics, a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras. In this paper we introduce a new architecture of Vedic multiplier by using 4:2 compressors and 7:2 compressors for addition that increase the speed of Multiplier and reduce the area 2% than Urdhwa-Tiryakbhyam Multiplier. The 7:2 compressors are made of 5:2 compressors and two full adders. The design was performed on a Xilinx Spartan 3 series of FPGA and the timing and area of the design, on the same have been calculated.\",\"PeriodicalId\":120881,\"journal\":{\"name\":\"2014 International Conference on Advances in Engineering and Technology (ICAET)\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-05-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Advances in Engineering and Technology (ICAET)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICAET.2014.7105239\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Advances in Engineering and Technology (ICAET)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICAET.2014.7105239","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

本文提出了基于古印度吠陀数学的压缩器设计高速吠陀乘法器,提高了乘法器的性能。随着技术的发展,对乘法器提出了高速、低功耗、小面积的要求。吠陀数学,一种古印度数学体系,它有一种独特的解决方法,仅基于16部经典。本文介绍了一种新的吠陀乘法器结构,采用4:2压缩器和7:2压缩器进行加法,使乘法器的速度比Urdhwa-Tiryakbhyam乘法器提高了2%,面积比Urdhwa-Tiryakbhyam乘法器小。7:2压缩机由5:2压缩机和两个满加法器组成。在Xilinx Spartan 3系列FPGA上进行了设计,并对设计的时序和面积进行了计算。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of high performance 8 bit Vedic Multiplier using compressor
This paper proposes the design of high speed Vedic Multiplier using the compressor which is based on ancient Indian Vedic mathematics that has improved the performance of multiplier. As the technology advent the Multiplier require high speed, low power and small area. Vedic mathematics, a system of ancient Indian mathematics, which has a unique technique of solutions based on only 16 sutras. In this paper we introduce a new architecture of Vedic multiplier by using 4:2 compressors and 7:2 compressors for addition that increase the speed of Multiplier and reduce the area 2% than Urdhwa-Tiryakbhyam Multiplier. The 7:2 compressors are made of 5:2 compressors and two full adders. The design was performed on a Xilinx Spartan 3 series of FPGA and the timing and area of the design, on the same have been calculated.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信