补偿电压暂降的单相和三相线路故障限流器建模、仿真及硬件实现

P. Sridhar, V. Purna Chandra Rao, B. Singh
{"title":"补偿电压暂降的单相和三相线路故障限流器建模、仿真及硬件实现","authors":"P. Sridhar, V. Purna Chandra Rao, B. Singh","doi":"10.1109/ISEG.2014.7005619","DOIUrl":null,"url":null,"abstract":"A high potential fault current levels in power grid is not a new approach, and should eventually exceed, the limitation of short-circuit-current would be existed protection devices. Different to pricey system upgrades of protection devices, Fault Current Limiters (FCL's) gives an additional cost-efficient solutions to forestall recent protection devices and different instrumentality on the system from being broken by excessive fault currents. Evaluation of short circuit faults may usually the origin of voltage sags at a purpose of common coupling point (PCC) during a power network, the extent of the voltage sag is proportional to the short current level, reducing the fault current level at intervals the networks will scale back voltage sags throughout faults and defend sensitive loads that are interfaced to a similar PCC. The planned structure prevents voltage sag and counter balance the phase-angle of the PCC once fault prevalence. As a result, different feeders which are interlinked to the sub-station PCC can have attentive power quality. During this paper a high performance 3-phase fault current electrical model is planned. A Matlab/Simulink model is developed and simulation results are conferred. Finally a computer simulated results are conclusive through prototype design.","PeriodicalId":105826,"journal":{"name":"2014 International Conference on Smart Electric Grid (ISEG)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2014-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Modeling, simulation and hardware implementation of fault current limiter in single phase and three phase lines for compensating voltage sag\",\"authors\":\"P. Sridhar, V. Purna Chandra Rao, B. Singh\",\"doi\":\"10.1109/ISEG.2014.7005619\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A high potential fault current levels in power grid is not a new approach, and should eventually exceed, the limitation of short-circuit-current would be existed protection devices. Different to pricey system upgrades of protection devices, Fault Current Limiters (FCL's) gives an additional cost-efficient solutions to forestall recent protection devices and different instrumentality on the system from being broken by excessive fault currents. Evaluation of short circuit faults may usually the origin of voltage sags at a purpose of common coupling point (PCC) during a power network, the extent of the voltage sag is proportional to the short current level, reducing the fault current level at intervals the networks will scale back voltage sags throughout faults and defend sensitive loads that are interfaced to a similar PCC. The planned structure prevents voltage sag and counter balance the phase-angle of the PCC once fault prevalence. As a result, different feeders which are interlinked to the sub-station PCC can have attentive power quality. During this paper a high performance 3-phase fault current electrical model is planned. A Matlab/Simulink model is developed and simulation results are conferred. Finally a computer simulated results are conclusive through prototype design.\",\"PeriodicalId\":105826,\"journal\":{\"name\":\"2014 International Conference on Smart Electric Grid (ISEG)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Smart Electric Grid (ISEG)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISEG.2014.7005619\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Smart Electric Grid (ISEG)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISEG.2014.7005619","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在电网中出现高电位故障电流水平并不是一种新方法,并且最终应超过短路电流的限制,将现有的保护装置加以利用。与昂贵的系统升级保护装置不同,故障电流限制器(FCL)提供了一种额外的经济有效的解决方案,以防止系统上的最新保护装置和其他仪表被过大的故障电流损坏。短路故障的评估通常可以在电网中的公共耦合点(PCC)处进行电压跌落的起源,电压跌落的程度与短电流水平成正比,在间隔时间内降低故障电流水平,网络将在故障期间缩小电压跌落,并保护与类似PCC接口的敏感负载。所设计的结构既能防止电压骤降,又能在故障发生时平衡PCC的相位角。因此,与变电站PCC互连的不同馈线可以具有良好的电能质量。本文设计了一种高性能的三相故障电流电气模型。建立了Matlab/Simulink仿真模型,并给出了仿真结果。最后通过样机设计,得出了计算机仿真结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Modeling, simulation and hardware implementation of fault current limiter in single phase and three phase lines for compensating voltage sag
A high potential fault current levels in power grid is not a new approach, and should eventually exceed, the limitation of short-circuit-current would be existed protection devices. Different to pricey system upgrades of protection devices, Fault Current Limiters (FCL's) gives an additional cost-efficient solutions to forestall recent protection devices and different instrumentality on the system from being broken by excessive fault currents. Evaluation of short circuit faults may usually the origin of voltage sags at a purpose of common coupling point (PCC) during a power network, the extent of the voltage sag is proportional to the short current level, reducing the fault current level at intervals the networks will scale back voltage sags throughout faults and defend sensitive loads that are interfaced to a similar PCC. The planned structure prevents voltage sag and counter balance the phase-angle of the PCC once fault prevalence. As a result, different feeders which are interlinked to the sub-station PCC can have attentive power quality. During this paper a high performance 3-phase fault current electrical model is planned. A Matlab/Simulink model is developed and simulation results are conferred. Finally a computer simulated results are conclusive through prototype design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信