过采样ADC的高线性积分器设计

Varun Mishra, Abhishek Bora, V. Ramola
{"title":"过采样ADC的高线性积分器设计","authors":"Varun Mishra, Abhishek Bora, V. Ramola","doi":"10.1109/CICN.2016.61","DOIUrl":null,"url":null,"abstract":"This paper represents a method to enhance the linearity of an integrator by implementing feedback compensation topology. The proposed design reduces signal swing while keeping advantages of both feed-forward as well as feedback topology without changing the signal transfer function. Linearity is related to the output of an integrator. Non-linearity resulted because of the integrator's output swing that is due to change in input. The proposed integrator design when integrated with an oversampled ADC (ΣΔ ADC) significantly increases the linearity. The latch comparator design used to implement first order sigma-delta modulators also discussed. All discussed design is implemented by using 180nm CMOS technology and simulation that verifies the results are given.","PeriodicalId":189849,"journal":{"name":"2016 8th International Conference on Computational Intelligence and Communication Networks (CICN)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of a High Linear Integrator for Oversampled ADC\",\"authors\":\"Varun Mishra, Abhishek Bora, V. Ramola\",\"doi\":\"10.1109/CICN.2016.61\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper represents a method to enhance the linearity of an integrator by implementing feedback compensation topology. The proposed design reduces signal swing while keeping advantages of both feed-forward as well as feedback topology without changing the signal transfer function. Linearity is related to the output of an integrator. Non-linearity resulted because of the integrator's output swing that is due to change in input. The proposed integrator design when integrated with an oversampled ADC (ΣΔ ADC) significantly increases the linearity. The latch comparator design used to implement first order sigma-delta modulators also discussed. All discussed design is implemented by using 180nm CMOS technology and simulation that verifies the results are given.\",\"PeriodicalId\":189849,\"journal\":{\"name\":\"2016 8th International Conference on Computational Intelligence and Communication Networks (CICN)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 8th International Conference on Computational Intelligence and Communication Networks (CICN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICN.2016.61\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 8th International Conference on Computational Intelligence and Communication Networks (CICN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICN.2016.61","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了一种利用反馈补偿拓扑来提高积分器线性度的方法。该设计在不改变信号传递函数的情况下,在保持前馈和反馈拓扑优势的同时减少了信号摆动。线性与积分器的输出有关。非线性是由输入变化引起的积分器输出摆动引起的。当与过采样ADC (ΣΔ ADC)集成时,所提出的积分器设计显着提高了线性度。还讨论了用于实现一阶σ - δ调制器的锁存比较器设计。采用180nm CMOS技术实现了上述设计,并进行了仿真验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of a High Linear Integrator for Oversampled ADC
This paper represents a method to enhance the linearity of an integrator by implementing feedback compensation topology. The proposed design reduces signal swing while keeping advantages of both feed-forward as well as feedback topology without changing the signal transfer function. Linearity is related to the output of an integrator. Non-linearity resulted because of the integrator's output swing that is due to change in input. The proposed integrator design when integrated with an oversampled ADC (ΣΔ ADC) significantly increases the linearity. The latch comparator design used to implement first order sigma-delta modulators also discussed. All discussed design is implemented by using 180nm CMOS technology and simulation that verifies the results are given.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信