{"title":"中断SegBus平台上的通信","authors":"Appaya Devaraj Swaminathan, T. Seceleanu","doi":"10.1109/SOCC.2006.283887","DOIUrl":null,"url":null,"abstract":"In this study, we discuss communication aspects concerning a segmented bus platform. The segmented bus architecture provides certain performance improvements compared to the traditional bus systems, while employing a much simpler communication structure and algorithm than those thought for networks-on-chip. Our implementation strategy targets an FPGA technology and considers multiple clock domains. By means of interrupt-like procedures, we obtain both improvements in performance and accurate throughput characterization.","PeriodicalId":345714,"journal":{"name":"2006 IEEE International SOC Conference","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Interrupt Communication on the SegBus platform\",\"authors\":\"Appaya Devaraj Swaminathan, T. Seceleanu\",\"doi\":\"10.1109/SOCC.2006.283887\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this study, we discuss communication aspects concerning a segmented bus platform. The segmented bus architecture provides certain performance improvements compared to the traditional bus systems, while employing a much simpler communication structure and algorithm than those thought for networks-on-chip. Our implementation strategy targets an FPGA technology and considers multiple clock domains. By means of interrupt-like procedures, we obtain both improvements in performance and accurate throughput characterization.\",\"PeriodicalId\":345714,\"journal\":{\"name\":\"2006 IEEE International SOC Conference\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 IEEE International SOC Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCC.2006.283887\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 IEEE International SOC Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC.2006.283887","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In this study, we discuss communication aspects concerning a segmented bus platform. The segmented bus architecture provides certain performance improvements compared to the traditional bus systems, while employing a much simpler communication structure and algorithm than those thought for networks-on-chip. Our implementation strategy targets an FPGA technology and considers multiple clock domains. By means of interrupt-like procedures, we obtain both improvements in performance and accurate throughput characterization.