FPGA实现的一种改进的高级加密标准算法

Ali A. Abed, Ali A. Jawad
{"title":"FPGA实现的一种改进的高级加密标准算法","authors":"Ali A. Abed, Ali A. Jawad","doi":"10.1109/ICECCPCE.2013.6998769","DOIUrl":null,"url":null,"abstract":"In this paper, a method to improve the security level of advanced encryption standard (AES) algorithm is proposed. The proposed algorithm, which is based on the standard AES, increases the complexity of the encryption process leading to a more difficultness against attacking and decryption of the plaintext without using the correct encryption key. The research investigates the AES algorithm with regard to Field Programmable Gate Array (FPGA) and the Very High Speed Integrated Circuit Hardware Description Language (VHDL). ModelSim-Altera Starter Edition Software for Quartus II is used for simulation and optimization of the structural VHDL code. All the required transformations of the encryption and decryption processes are done using a pipelined cyclic design method to minimize hardware consumptions. The pipelined design is implemented on Altera Cyclone IV family of FPGA devices and a good throughput is achieved with minimal area.","PeriodicalId":226378,"journal":{"name":"2013 International Conference on Electrical Communication, Computer, Power, and Control Engineering (ICECCPCE)","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"FPGA implementation of a modified advanced encryption standard algorithm\",\"authors\":\"Ali A. Abed, Ali A. Jawad\",\"doi\":\"10.1109/ICECCPCE.2013.6998769\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a method to improve the security level of advanced encryption standard (AES) algorithm is proposed. The proposed algorithm, which is based on the standard AES, increases the complexity of the encryption process leading to a more difficultness against attacking and decryption of the plaintext without using the correct encryption key. The research investigates the AES algorithm with regard to Field Programmable Gate Array (FPGA) and the Very High Speed Integrated Circuit Hardware Description Language (VHDL). ModelSim-Altera Starter Edition Software for Quartus II is used for simulation and optimization of the structural VHDL code. All the required transformations of the encryption and decryption processes are done using a pipelined cyclic design method to minimize hardware consumptions. The pipelined design is implemented on Altera Cyclone IV family of FPGA devices and a good throughput is achieved with minimal area.\",\"PeriodicalId\":226378,\"journal\":{\"name\":\"2013 International Conference on Electrical Communication, Computer, Power, and Control Engineering (ICECCPCE)\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 International Conference on Electrical Communication, Computer, Power, and Control Engineering (ICECCPCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECCPCE.2013.6998769\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 International Conference on Electrical Communication, Computer, Power, and Control Engineering (ICECCPCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECCPCE.2013.6998769","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

本文提出了一种提高高级加密标准(AES)算法安全性的方法。该算法基于标准的AES,增加了加密过程的复杂性,使得在不使用正确加密密钥的情况下,明文的攻击和解密更加困难。研究了AES算法在现场可编程门阵列(FPGA)和超高速集成电路硬件描述语言(VHDL)中的应用。ModelSim-Altera入门版软件用于Quartus II的结构VHDL代码的模拟和优化。加密和解密过程所需的所有转换都使用流水线循环设计方法完成,以最大限度地减少硬件消耗。流水线设计在Altera Cyclone IV系列FPGA器件上实现,以最小的面积实现了良好的吞吐量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA implementation of a modified advanced encryption standard algorithm
In this paper, a method to improve the security level of advanced encryption standard (AES) algorithm is proposed. The proposed algorithm, which is based on the standard AES, increases the complexity of the encryption process leading to a more difficultness against attacking and decryption of the plaintext without using the correct encryption key. The research investigates the AES algorithm with regard to Field Programmable Gate Array (FPGA) and the Very High Speed Integrated Circuit Hardware Description Language (VHDL). ModelSim-Altera Starter Edition Software for Quartus II is used for simulation and optimization of the structural VHDL code. All the required transformations of the encryption and decryption processes are done using a pipelined cyclic design method to minimize hardware consumptions. The pipelined design is implemented on Altera Cyclone IV family of FPGA devices and a good throughput is achieved with minimal area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信